Merge branch 'async-scsi-resume' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux.git] / arch / arm / mach-imx / clk-imx21.c
1 /*
2  * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3  * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4  * Copyright 2008 Martin Fuzzey, mfuzzey@gmail.com
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License
8  * as published by the Free Software Foundation; either version 2
9  * of the License, or (at your option) any later version.
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
18  * MA 02110-1301, USA.
19  */
20
21 #include <linux/clk.h>
22 #include <linux/clkdev.h>
23 #include <linux/clk-provider.h>
24 #include <linux/io.h>
25 #include <linux/module.h>
26 #include <linux/err.h>
27
28 #include "clk.h"
29 #include "common.h"
30 #include "hardware.h"
31
32 #define IO_ADDR_CCM(off)        (MX21_IO_ADDRESS(MX21_CCM_BASE_ADDR + (off)))
33
34 /* Register offsets */
35 #define CCM_CSCR                IO_ADDR_CCM(0x0)
36 #define CCM_MPCTL0              IO_ADDR_CCM(0x4)
37 #define CCM_MPCTL1              IO_ADDR_CCM(0x8)
38 #define CCM_SPCTL0              IO_ADDR_CCM(0xc)
39 #define CCM_SPCTL1              IO_ADDR_CCM(0x10)
40 #define CCM_OSC26MCTL           IO_ADDR_CCM(0x14)
41 #define CCM_PCDR0               IO_ADDR_CCM(0x18)
42 #define CCM_PCDR1               IO_ADDR_CCM(0x1c)
43 #define CCM_PCCR0               IO_ADDR_CCM(0x20)
44 #define CCM_PCCR1               IO_ADDR_CCM(0x24)
45 #define CCM_CCSR                IO_ADDR_CCM(0x28)
46 #define CCM_PMCTL               IO_ADDR_CCM(0x2c)
47 #define CCM_PMCOUNT             IO_ADDR_CCM(0x30)
48 #define CCM_WKGDCTL             IO_ADDR_CCM(0x34)
49
50 static const char *mpll_sel_clks[] = { "fpm", "ckih", };
51 static const char *spll_sel_clks[] = { "fpm", "ckih", };
52
53 enum imx21_clks {
54         ckil, ckih, fpm, mpll_sel, spll_sel, mpll, spll, fclk, hclk, ipg, per1,
55         per2, per3, per4, uart1_ipg_gate, uart2_ipg_gate, uart3_ipg_gate,
56         uart4_ipg_gate, gpt1_ipg_gate, gpt2_ipg_gate, gpt3_ipg_gate,
57         pwm_ipg_gate, sdhc1_ipg_gate, sdhc2_ipg_gate, lcdc_ipg_gate,
58         lcdc_hclk_gate, cspi3_ipg_gate, cspi2_ipg_gate, cspi1_ipg_gate,
59         per4_gate, csi_hclk_gate, usb_div, usb_gate, usb_hclk_gate, ssi1_gate,
60         ssi2_gate, nfc_div, nfc_gate, dma_gate, dma_hclk_gate, brom_gate,
61         emma_gate, emma_hclk_gate, slcdc_gate, slcdc_hclk_gate, wdog_gate,
62         gpio_gate, i2c_gate, kpp_gate, owire_gate, rtc_gate, clk_max
63 };
64
65 static struct clk *clk[clk_max];
66
67 /*
68  * must be called very early to get information about the
69  * available clock rate when the timer framework starts
70  */
71 int __init mx21_clocks_init(unsigned long lref, unsigned long href)
72 {
73         int i;
74
75         clk[ckil] = imx_clk_fixed("ckil", lref);
76         clk[ckih] = imx_clk_fixed("ckih", href);
77         clk[fpm] = imx_clk_fixed_factor("fpm", "ckil", 512, 1);
78         clk[mpll_sel] = imx_clk_mux("mpll_sel", CCM_CSCR, 16, 1, mpll_sel_clks,
79                         ARRAY_SIZE(mpll_sel_clks));
80         clk[spll_sel] = imx_clk_mux("spll_sel", CCM_CSCR, 17, 1, spll_sel_clks,
81                         ARRAY_SIZE(spll_sel_clks));
82         clk[mpll] = imx_clk_pllv1("mpll", "mpll_sel", CCM_MPCTL0);
83         clk[spll] = imx_clk_pllv1("spll", "spll_sel", CCM_SPCTL0);
84         clk[fclk] = imx_clk_divider("fclk", "mpll", CCM_CSCR, 29, 3);
85         clk[hclk] = imx_clk_divider("hclk", "fclk", CCM_CSCR, 10, 4);
86         clk[ipg] = imx_clk_divider("ipg", "hclk", CCM_CSCR, 9, 1);
87         clk[per1] = imx_clk_divider("per1", "mpll", CCM_PCDR1, 0, 6);
88         clk[per2] = imx_clk_divider("per2", "mpll", CCM_PCDR1, 8, 6);
89         clk[per3] = imx_clk_divider("per3", "mpll", CCM_PCDR1, 16, 6);
90         clk[per4] = imx_clk_divider("per4", "mpll", CCM_PCDR1, 24, 6);
91         clk[uart1_ipg_gate] = imx_clk_gate("uart1_ipg_gate", "ipg", CCM_PCCR0, 0);
92         clk[uart2_ipg_gate] = imx_clk_gate("uart2_ipg_gate", "ipg", CCM_PCCR0, 1);
93         clk[uart3_ipg_gate] = imx_clk_gate("uart3_ipg_gate", "ipg", CCM_PCCR0, 2);
94         clk[uart4_ipg_gate] = imx_clk_gate("uart4_ipg_gate", "ipg", CCM_PCCR0, 3);
95         clk[gpt1_ipg_gate] = imx_clk_gate("gpt1_ipg_gate", "ipg", CCM_PCCR1, 25);
96         clk[gpt2_ipg_gate] = imx_clk_gate("gpt2_ipg_gate", "ipg", CCM_PCCR1, 26);
97         clk[gpt3_ipg_gate] = imx_clk_gate("gpt3_ipg_gate", "ipg", CCM_PCCR1, 27);
98         clk[pwm_ipg_gate] = imx_clk_gate("pwm_ipg_gate", "ipg", CCM_PCCR1, 28);
99         clk[sdhc1_ipg_gate] = imx_clk_gate("sdhc1_ipg_gate", "ipg", CCM_PCCR0, 9);
100         clk[sdhc2_ipg_gate] = imx_clk_gate("sdhc2_ipg_gate", "ipg", CCM_PCCR0, 10);
101         clk[lcdc_ipg_gate] = imx_clk_gate("lcdc_ipg_gate", "ipg", CCM_PCCR0, 18);
102         clk[lcdc_hclk_gate] = imx_clk_gate("lcdc_hclk_gate", "hclk", CCM_PCCR0, 26);
103         clk[cspi3_ipg_gate] = imx_clk_gate("cspi3_ipg_gate", "ipg", CCM_PCCR1, 23);
104         clk[cspi2_ipg_gate] = imx_clk_gate("cspi2_ipg_gate", "ipg", CCM_PCCR0, 5);
105         clk[cspi1_ipg_gate] = imx_clk_gate("cspi1_ipg_gate", "ipg", CCM_PCCR0, 4);
106         clk[per4_gate] = imx_clk_gate("per4_gate", "per4", CCM_PCCR0, 22);
107         clk[csi_hclk_gate] = imx_clk_gate("csi_hclk_gate", "hclk", CCM_PCCR0, 31);
108         clk[usb_div] = imx_clk_divider("usb_div", "spll", CCM_CSCR, 26, 3);
109         clk[usb_gate] = imx_clk_gate("usb_gate", "usb_div", CCM_PCCR0, 14);
110         clk[usb_hclk_gate] = imx_clk_gate("usb_hclk_gate", "hclk", CCM_PCCR0, 24);
111         clk[ssi1_gate] = imx_clk_gate("ssi1_gate", "ipg", CCM_PCCR0, 6);
112         clk[ssi2_gate] = imx_clk_gate("ssi2_gate", "ipg", CCM_PCCR0, 7);
113         clk[nfc_div] = imx_clk_divider("nfc_div", "ipg", CCM_PCDR0, 12, 4);
114         clk[nfc_gate] = imx_clk_gate("nfc_gate", "nfc_div", CCM_PCCR0, 19);
115         clk[dma_gate] = imx_clk_gate("dma_gate", "ipg", CCM_PCCR0, 13);
116         clk[dma_hclk_gate] = imx_clk_gate("dma_hclk_gate", "hclk", CCM_PCCR0, 30);
117         clk[brom_gate] = imx_clk_gate("brom_gate", "hclk", CCM_PCCR0, 28);
118         clk[emma_gate] = imx_clk_gate("emma_gate", "ipg", CCM_PCCR0, 15);
119         clk[emma_hclk_gate] = imx_clk_gate("emma_hclk_gate", "hclk", CCM_PCCR0, 27);
120         clk[slcdc_gate] = imx_clk_gate("slcdc_gate", "ipg", CCM_PCCR0, 25);
121         clk[slcdc_hclk_gate] = imx_clk_gate("slcdc_hclk_gate", "hclk", CCM_PCCR0, 21);
122         clk[wdog_gate] = imx_clk_gate("wdog_gate", "ipg", CCM_PCCR1, 24);
123         clk[gpio_gate] = imx_clk_gate("gpio_gate", "ipg", CCM_PCCR0, 11);
124         clk[i2c_gate] = imx_clk_gate("i2c_gate", "ipg", CCM_PCCR0, 12);
125         clk[kpp_gate] = imx_clk_gate("kpp_gate", "ipg", CCM_PCCR1, 30);
126         clk[owire_gate] = imx_clk_gate("owire_gate", "ipg", CCM_PCCR1, 31);
127         clk[rtc_gate] = imx_clk_gate("rtc_gate", "ipg", CCM_PCCR1, 29);
128
129         for (i = 0; i < ARRAY_SIZE(clk); i++)
130                 if (IS_ERR(clk[i]))
131                         pr_err("i.MX21 clk %d: register failed with %ld\n",
132                                 i, PTR_ERR(clk[i]));
133
134         clk_register_clkdev(clk[per1], "per1", NULL);
135         clk_register_clkdev(clk[per2], "per2", NULL);
136         clk_register_clkdev(clk[per3], "per3", NULL);
137         clk_register_clkdev(clk[per4], "per4", NULL);
138         clk_register_clkdev(clk[per1], "per", "imx21-uart.0");
139         clk_register_clkdev(clk[uart1_ipg_gate], "ipg", "imx21-uart.0");
140         clk_register_clkdev(clk[per1], "per", "imx21-uart.1");
141         clk_register_clkdev(clk[uart2_ipg_gate], "ipg", "imx21-uart.1");
142         clk_register_clkdev(clk[per1], "per", "imx21-uart.2");
143         clk_register_clkdev(clk[uart3_ipg_gate], "ipg", "imx21-uart.2");
144         clk_register_clkdev(clk[per1], "per", "imx21-uart.3");
145         clk_register_clkdev(clk[uart4_ipg_gate], "ipg", "imx21-uart.3");
146         clk_register_clkdev(clk[gpt1_ipg_gate], "ipg", "imx-gpt.0");
147         clk_register_clkdev(clk[per1], "per", "imx-gpt.0");
148         clk_register_clkdev(clk[gpt2_ipg_gate], "ipg", "imx-gpt.1");
149         clk_register_clkdev(clk[per1], "per", "imx-gpt.1");
150         clk_register_clkdev(clk[gpt3_ipg_gate], "ipg", "imx-gpt.2");
151         clk_register_clkdev(clk[per1], "per", "imx-gpt.2");
152         clk_register_clkdev(clk[per2], "per", "imx21-cspi.0");
153         clk_register_clkdev(clk[cspi1_ipg_gate], "ipg", "imx21-cspi.0");
154         clk_register_clkdev(clk[per2], "per", "imx21-cspi.1");
155         clk_register_clkdev(clk[cspi2_ipg_gate], "ipg", "imx21-cspi.1");
156         clk_register_clkdev(clk[per2], "per", "imx21-cspi.2");
157         clk_register_clkdev(clk[cspi3_ipg_gate], "ipg", "imx21-cspi.2");
158         clk_register_clkdev(clk[per3], "per", "imx21-fb.0");
159         clk_register_clkdev(clk[lcdc_ipg_gate], "ipg", "imx21-fb.0");
160         clk_register_clkdev(clk[lcdc_hclk_gate], "ahb", "imx21-fb.0");
161         clk_register_clkdev(clk[usb_gate], "per", "imx21-hcd.0");
162         clk_register_clkdev(clk[usb_hclk_gate], "ahb", "imx21-hcd.0");
163         clk_register_clkdev(clk[nfc_gate], NULL, "imx21-nand.0");
164         clk_register_clkdev(clk[dma_hclk_gate], "ahb", "imx21-dma");
165         clk_register_clkdev(clk[dma_gate], "ipg", "imx21-dma");
166         clk_register_clkdev(clk[wdog_gate], NULL, "imx2-wdt.0");
167         clk_register_clkdev(clk[i2c_gate], NULL, "imx21-i2c.0");
168         clk_register_clkdev(clk[kpp_gate], NULL, "mxc-keypad");
169         clk_register_clkdev(clk[owire_gate], NULL, "mxc_w1.0");
170         clk_register_clkdev(clk[brom_gate], "brom", NULL);
171         clk_register_clkdev(clk[emma_gate], "emma", NULL);
172         clk_register_clkdev(clk[slcdc_gate], "slcdc", NULL);
173         clk_register_clkdev(clk[gpio_gate], "gpio", NULL);
174         clk_register_clkdev(clk[rtc_gate], "rtc", NULL);
175         clk_register_clkdev(clk[csi_hclk_gate], "csi", NULL);
176         clk_register_clkdev(clk[ssi1_gate], "ssi1", NULL);
177         clk_register_clkdev(clk[ssi2_gate], "ssi2", NULL);
178         clk_register_clkdev(clk[sdhc1_ipg_gate], "sdhc1", NULL);
179         clk_register_clkdev(clk[sdhc2_ipg_gate], "sdhc2", NULL);
180
181         mxc_timer_init(MX21_IO_ADDRESS(MX21_GPT1_BASE_ADDR), MX21_INT_GPT1);
182
183         return 0;
184 }