Revert "MIPS: Avoid pipeline stalls on some MIPS32R2 cores."
authorRalf Baechle <ralf@linux-mips.org>
Wed, 25 Mar 2015 12:18:27 +0000 (13:18 +0100)
committerRalf Baechle <ralf@linux-mips.org>
Fri, 10 Apr 2015 13:41:49 +0000 (15:41 +0200)
For a discussion, see http://patchwork.linux-mips.org/patch/9539/.

This reverts commit 625c0a21700bdb90844d926a1508a17a77e369c9.

arch/mips/mm/tlbex.c

index 7709920e0cef2e6e611641cc7219055c24d863ef..971b1ee51234ec7c566ccb79b23c58089a46a239 100644 (file)
@@ -512,26 +512,9 @@ static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
        case tlb_indexed: tlbw = uasm_i_tlbwi; break;
        }
 
-       if (cpu_has_mips_r2_exec_hazard) {
-               /*
-                * The architecture spec says an ehb is required here,
-                * but a number of cores do not have the hazard and
-                * using an ehb causes an expensive pipeline stall.
-                */
-               switch (current_cpu_type()) {
-               case CPU_M14KC:
-               case CPU_74K:
-               case CPU_1074K:
-               case CPU_PROAPTIV:
-               case CPU_P5600:
-               case CPU_M5150:
-               case CPU_QEMU_GENERIC:
-                       break;
-
-               default:
+       if (cpu_has_mips_r2_r6) {
+               if (cpu_has_mips_r2_exec_hazard)
                        uasm_i_ehb(p);
-                       break;
-               }
                tlbw(p);
                return;
        }