MIPS: OProfile: Allow sharing IRQ with timer
authorJames Hogan <james.hogan@imgtec.com>
Tue, 27 Jan 2015 21:45:54 +0000 (21:45 +0000)
committerRalf Baechle <ralf@linux-mips.org>
Tue, 31 Mar 2015 10:04:12 +0000 (12:04 +0200)
When requesting the performance counter overflow interrupt, pass flags
which are compatible with the cevt-r4k driver, in particular
IRQF_SHARED so that the two handlers can share the same IRQ. This is
possible since release 2 of the architecture where there are separate
pending interrupt bits for the timer interrupt and the performance
counter interrupt.

This will be necessary since the FDC interrupt can also be arbitrarily
routed to a CPU interrupt, possibly sharing with the timer, the
performance counters, or both, and it isn't scalable to have all the
handlers able to call other handlers that may be on the same IRQ line.

Signed-off-by: James Hogan <james.hogan@imgtec.com>
Cc: Robert Richter <rric@kernel.org>
Cc: linux-mips@linux-mips.org
Cc: oprofile-list@lists.sf.net
Cc: linux-mips@linux-mips.org
Cc: linux-kernel@vger.kernel.org
Patchwork: https://patchwork.linux-mips.org/patch/9130/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
arch/mips/oprofile/op_model_mipsxx.c

index 24729f023d93d10838d96998dbc161812fffcb3c..d6b9e69e7c6998ee807c455848801c0c1716f75f 100644 (file)
@@ -442,7 +442,10 @@ static int __init mipsxx_init(void)
 
        if (perfcount_irq >= 0)
                return request_irq(perfcount_irq, mipsxx_perfcount_int,
-                       0, "Perfcounter", save_perf_irq);
+                                  IRQF_PERCPU | IRQF_NOBALANCING |
+                                  IRQF_NO_THREAD | IRQF_NO_SUSPEND |
+                                  IRQF_SHARED,
+                                  "Perfcounter", save_perf_irq);
 
        return 0;
 }