Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/linville/wirel...
[linux-drm-fsl-dcu.git] / drivers / net / ethernet / intel / i40e / i40e_type.h
1 /*******************************************************************************
2  *
3  * Intel Ethernet Controller XL710 Family Linux Driver
4  * Copyright(c) 2013 Intel Corporation.
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms and conditions of the GNU General Public License,
8  * version 2, as published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13  * more details.
14  *
15  * You should have received a copy of the GNU General Public License along with
16  * this program; if not, write to the Free Software Foundation, Inc.,
17  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18  *
19  * The full GNU General Public License is included in this distribution in
20  * the file called "COPYING".
21  *
22  * Contact Information:
23  * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25  *
26  ******************************************************************************/
27
28 #ifndef _I40E_TYPE_H_
29 #define _I40E_TYPE_H_
30
31 #include "i40e_status.h"
32 #include "i40e_osdep.h"
33 #include "i40e_register.h"
34 #include "i40e_adminq.h"
35 #include "i40e_hmc.h"
36 #include "i40e_lan_hmc.h"
37
38 /* Device IDs */
39 #define I40E_SFP_XL710_DEVICE_ID        0x1572
40 #define I40E_SFP_X710_DEVICE_ID         0x1573
41 #define I40E_QEMU_DEVICE_ID             0x1574
42 #define I40E_KX_A_DEVICE_ID             0x157F
43 #define I40E_KX_B_DEVICE_ID             0x1580
44 #define I40E_KX_C_DEVICE_ID             0x1581
45 #define I40E_KX_D_DEVICE_ID             0x1582
46 #define I40E_QSFP_A_DEVICE_ID           0x1583
47 #define I40E_QSFP_B_DEVICE_ID           0x1584
48 #define I40E_QSFP_C_DEVICE_ID           0x1585
49 #define I40E_VF_DEVICE_ID               0x154C
50 #define I40E_VF_HV_DEVICE_ID            0x1571
51
52 #define I40E_FW_API_VERSION_MAJOR  0x0001
53 #define I40E_FW_API_VERSION_MINOR  0x0000
54
55 #define I40E_MAX_VSI_QP                 16
56 #define I40E_MAX_VF_VSI                 3
57 #define I40E_MAX_CHAINED_RX_BUFFERS     5
58
59 /* Max default timeout in ms, */
60 #define I40E_MAX_NVM_TIMEOUT            18000
61
62 /* Check whether address is multicast.  This is little-endian specific check.*/
63 #define I40E_IS_MULTICAST(address)      \
64         (bool)(((u8 *)(address))[0] & ((u8)0x01))
65
66 /* Check whether an address is broadcast. */
67 #define I40E_IS_BROADCAST(address)      \
68         ((((u8 *)(address))[0] == ((u8)0xff)) && \
69         (((u8 *)(address))[1] == ((u8)0xff)))
70
71 /* Switch from mc to the 2usec global time (this is the GTIME resolution) */
72 #define I40E_MS_TO_GTIME(time)          (((time) * 1000) / 2)
73
74 /* forward declaration */
75 struct i40e_hw;
76 typedef void (*I40E_ADMINQ_CALLBACK)(struct i40e_hw *, struct i40e_aq_desc *);
77
78 #define I40E_ETH_LENGTH_OF_ADDRESS      6
79
80 /* Data type manipulation macros. */
81
82 #define I40E_DESC_UNUSED(R)     \
83         ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
84         (R)->next_to_clean - (R)->next_to_use - 1)
85
86 /* bitfields for Tx queue mapping in QTX_CTL */
87 #define I40E_QTX_CTL_VF_QUEUE   0x0
88 #define I40E_QTX_CTL_PF_QUEUE   0x2
89
90 /* debug masks */
91 enum i40e_debug_mask {
92         I40E_DEBUG_INIT                 = 0x00000001,
93         I40E_DEBUG_RELEASE              = 0x00000002,
94
95         I40E_DEBUG_LINK                 = 0x00000010,
96         I40E_DEBUG_PHY                  = 0x00000020,
97         I40E_DEBUG_HMC                  = 0x00000040,
98         I40E_DEBUG_NVM                  = 0x00000080,
99         I40E_DEBUG_LAN                  = 0x00000100,
100         I40E_DEBUG_FLOW                 = 0x00000200,
101         I40E_DEBUG_DCB                  = 0x00000400,
102         I40E_DEBUG_DIAG                 = 0x00000800,
103
104         I40E_DEBUG_AQ_MESSAGE           = 0x01000000, /* for i40e_debug() */
105         I40E_DEBUG_AQ_DESCRIPTOR        = 0x02000000,
106         I40E_DEBUG_AQ_DESC_BUFFER       = 0x04000000,
107         I40E_DEBUG_AQ_COMMAND           = 0x06000000, /* for i40e_debug_aq() */
108         I40E_DEBUG_AQ                   = 0x0F000000,
109
110         I40E_DEBUG_USER                 = 0xF0000000,
111
112         I40E_DEBUG_ALL                  = 0xFFFFFFFF
113 };
114
115 /* These are structs for managing the hardware information and the operations.
116  * The structures of function pointers are filled out at init time when we
117  * know for sure exactly which hardware we're working with.  This gives us the
118  * flexibility of using the same main driver code but adapting to slightly
119  * different hardware needs as new parts are developed.  For this architecture,
120  * the Firmware and AdminQ are intended to insulate the driver from most of the
121  * future changes, but these structures will also do part of the job.
122  */
123 enum i40e_mac_type {
124         I40E_MAC_UNKNOWN = 0,
125         I40E_MAC_X710,
126         I40E_MAC_XL710,
127         I40E_MAC_VF,
128         I40E_MAC_GENERIC,
129 };
130
131 enum i40e_media_type {
132         I40E_MEDIA_TYPE_UNKNOWN = 0,
133         I40E_MEDIA_TYPE_FIBER,
134         I40E_MEDIA_TYPE_BASET,
135         I40E_MEDIA_TYPE_BACKPLANE,
136         I40E_MEDIA_TYPE_CX4,
137         I40E_MEDIA_TYPE_DA,
138         I40E_MEDIA_TYPE_VIRTUAL
139 };
140
141 enum i40e_fc_mode {
142         I40E_FC_NONE = 0,
143         I40E_FC_RX_PAUSE,
144         I40E_FC_TX_PAUSE,
145         I40E_FC_FULL,
146         I40E_FC_PFC,
147         I40E_FC_DEFAULT
148 };
149
150 enum i40e_vsi_type {
151         I40E_VSI_MAIN = 0,
152         I40E_VSI_VMDQ1,
153         I40E_VSI_VMDQ2,
154         I40E_VSI_CTRL,
155         I40E_VSI_FCOE,
156         I40E_VSI_MIRROR,
157         I40E_VSI_SRIOV,
158         I40E_VSI_FDIR,
159         I40E_VSI_TYPE_UNKNOWN
160 };
161
162 enum i40e_queue_type {
163         I40E_QUEUE_TYPE_RX = 0,
164         I40E_QUEUE_TYPE_TX,
165         I40E_QUEUE_TYPE_PE_CEQ,
166         I40E_QUEUE_TYPE_UNKNOWN
167 };
168
169 struct i40e_link_status {
170         enum i40e_aq_phy_type phy_type;
171         enum i40e_aq_link_speed link_speed;
172         u8 link_info;
173         u8 an_info;
174         u8 ext_info;
175         u8 loopback;
176         /* is Link Status Event notification to SW enabled */
177         bool lse_enable;
178 };
179
180 struct i40e_phy_info {
181         struct i40e_link_status link_info;
182         struct i40e_link_status link_info_old;
183         u32 autoneg_advertised;
184         u32 phy_id;
185         u32 module_type;
186         bool get_link_info;
187         enum i40e_media_type media_type;
188 };
189
190 #define I40E_HW_CAP_MAX_GPIO                    30
191 /* Capabilities of a PF or a VF or the whole device */
192 struct i40e_hw_capabilities {
193         u32  switch_mode;
194 #define I40E_NVM_IMAGE_TYPE_EVB         0x0
195 #define I40E_NVM_IMAGE_TYPE_CLOUD       0x2
196 #define I40E_NVM_IMAGE_TYPE_UDP_CLOUD   0x3
197
198         u32  management_mode;
199         u32  npar_enable;
200         u32  os2bmc;
201         u32  valid_functions;
202         bool sr_iov_1_1;
203         bool vmdq;
204         bool evb_802_1_qbg; /* Edge Virtual Bridging */
205         bool evb_802_1_qbh; /* Bridge Port Extension */
206         bool dcb;
207         bool fcoe;
208         bool mfp_mode_1;
209         bool mgmt_cem;
210         bool ieee_1588;
211         bool iwarp;
212         bool fd;
213         u32 fd_filters_guaranteed;
214         u32 fd_filters_best_effort;
215         bool rss;
216         u32 rss_table_size;
217         u32 rss_table_entry_width;
218         bool led[I40E_HW_CAP_MAX_GPIO];
219         bool sdp[I40E_HW_CAP_MAX_GPIO];
220         u32 nvm_image_type;
221         u32 num_flow_director_filters;
222         u32 num_vfs;
223         u32 vf_base_id;
224         u32 num_vsis;
225         u32 num_rx_qp;
226         u32 num_tx_qp;
227         u32 base_queue;
228         u32 num_msix_vectors;
229         u32 num_msix_vectors_vf;
230         u32 led_pin_num;
231         u32 sdp_pin_num;
232         u32 mdio_port_num;
233         u32 mdio_port_mode;
234         u8 rx_buf_chain_len;
235         u32 enabled_tcmap;
236         u32 maxtc;
237 };
238
239 struct i40e_mac_info {
240         enum i40e_mac_type type;
241         u8 addr[I40E_ETH_LENGTH_OF_ADDRESS];
242         u8 perm_addr[I40E_ETH_LENGTH_OF_ADDRESS];
243         u8 san_addr[I40E_ETH_LENGTH_OF_ADDRESS];
244         u16 max_fcoeq;
245 };
246
247 enum i40e_aq_resources_ids {
248         I40E_NVM_RESOURCE_ID = 1
249 };
250
251 enum i40e_aq_resource_access_type {
252         I40E_RESOURCE_READ = 1,
253         I40E_RESOURCE_WRITE
254 };
255
256 struct i40e_nvm_info {
257         u64 hw_semaphore_timeout; /* 2usec global time (GTIME resolution) */
258         u64 hw_semaphore_wait;    /* - || - */
259         u32 timeout;              /* [ms] */
260         u16 sr_size;              /* Shadow RAM size in words */
261         bool blank_nvm_mode;      /* is NVM empty (no FW present)*/
262         u16 version;              /* NVM package version */
263         u32 eetrack;              /* NVM data version */
264 };
265
266 /* PCI bus types */
267 enum i40e_bus_type {
268         i40e_bus_type_unknown = 0,
269         i40e_bus_type_pci,
270         i40e_bus_type_pcix,
271         i40e_bus_type_pci_express,
272         i40e_bus_type_reserved
273 };
274
275 /* PCI bus speeds */
276 enum i40e_bus_speed {
277         i40e_bus_speed_unknown  = 0,
278         i40e_bus_speed_33       = 33,
279         i40e_bus_speed_66       = 66,
280         i40e_bus_speed_100      = 100,
281         i40e_bus_speed_120      = 120,
282         i40e_bus_speed_133      = 133,
283         i40e_bus_speed_2500     = 2500,
284         i40e_bus_speed_5000     = 5000,
285         i40e_bus_speed_8000     = 8000,
286         i40e_bus_speed_reserved
287 };
288
289 /* PCI bus widths */
290 enum i40e_bus_width {
291         i40e_bus_width_unknown  = 0,
292         i40e_bus_width_pcie_x1  = 1,
293         i40e_bus_width_pcie_x2  = 2,
294         i40e_bus_width_pcie_x4  = 4,
295         i40e_bus_width_pcie_x8  = 8,
296         i40e_bus_width_32       = 32,
297         i40e_bus_width_64       = 64,
298         i40e_bus_width_reserved
299 };
300
301 /* Bus parameters */
302 struct i40e_bus_info {
303         enum i40e_bus_speed speed;
304         enum i40e_bus_width width;
305         enum i40e_bus_type type;
306
307         u16 func;
308         u16 device;
309         u16 lan_id;
310 };
311
312 /* Flow control (FC) parameters */
313 struct i40e_fc_info {
314         enum i40e_fc_mode current_mode; /* FC mode in effect */
315         enum i40e_fc_mode requested_mode; /* FC mode requested by caller */
316 };
317
318 #define I40E_MAX_TRAFFIC_CLASS          8
319 #define I40E_MAX_USER_PRIORITY          8
320 #define I40E_DCBX_MAX_APPS              32
321 #define I40E_LLDPDU_SIZE                1500
322
323 /* IEEE 802.1Qaz ETS Configuration data */
324 struct i40e_ieee_ets_config {
325         u8 willing;
326         u8 cbs;
327         u8 maxtcs;
328         u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
329         u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
330         u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
331 };
332
333 /* IEEE 802.1Qaz ETS Recommendation data */
334 struct i40e_ieee_ets_recommend {
335         u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
336         u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
337         u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
338 };
339
340 /* IEEE 802.1Qaz PFC Configuration data */
341 struct i40e_ieee_pfc_config {
342         u8 willing;
343         u8 mbc;
344         u8 pfccap;
345         u8 pfcenable;
346 };
347
348 /* IEEE 802.1Qaz Application Priority data */
349 struct i40e_ieee_app_priority_table {
350         u8  priority;
351         u8  selector;
352         u16 protocolid;
353 };
354
355 struct i40e_dcbx_config {
356         u32 numapps;
357         struct i40e_ieee_ets_config etscfg;
358         struct i40e_ieee_ets_recommend etsrec;
359         struct i40e_ieee_pfc_config pfc;
360         struct i40e_ieee_app_priority_table app[I40E_DCBX_MAX_APPS];
361 };
362
363 /* Port hardware description */
364 struct i40e_hw {
365         u8 __iomem *hw_addr;
366         void *back;
367
368         /* function pointer structs */
369         struct i40e_phy_info phy;
370         struct i40e_mac_info mac;
371         struct i40e_bus_info bus;
372         struct i40e_nvm_info nvm;
373         struct i40e_fc_info fc;
374
375         /* pci info */
376         u16 device_id;
377         u16 vendor_id;
378         u16 subsystem_device_id;
379         u16 subsystem_vendor_id;
380         u8 revision_id;
381         u8 port;
382         bool adapter_stopped;
383
384         /* capabilities for entire device and PCI func */
385         struct i40e_hw_capabilities dev_caps;
386         struct i40e_hw_capabilities func_caps;
387
388         /* Flow Director shared filter space */
389         u16 fdir_shared_filter_count;
390
391         /* device profile info */
392         u8  pf_id;
393         u16 main_vsi_seid;
394
395         /* Closest numa node to the device */
396         u16 numa_node;
397
398         /* Admin Queue info */
399         struct i40e_adminq_info aq;
400
401         /* HMC info */
402         struct i40e_hmc_info hmc; /* HMC info struct */
403
404         /* LLDP/DCBX Status */
405         u16 dcbx_status;
406
407         /* DCBX info */
408         struct i40e_dcbx_config local_dcbx_config;
409         struct i40e_dcbx_config remote_dcbx_config;
410
411         /* debug mask */
412         u32 debug_mask;
413 };
414
415 struct i40e_driver_version {
416         u8 major_version;
417         u8 minor_version;
418         u8 build_version;
419         u8 subbuild_version;
420 };
421
422 /* RX Descriptors */
423 union i40e_16byte_rx_desc {
424         struct {
425                 __le64 pkt_addr; /* Packet buffer address */
426                 __le64 hdr_addr; /* Header buffer address */
427         } read;
428         struct {
429                 struct {
430                         struct {
431                                 union {
432                                         __le16 mirroring_status;
433                                         __le16 fcoe_ctx_id;
434                                 } mirr_fcoe;
435                                 __le16 l2tag1;
436                         } lo_dword;
437                         union {
438                                 __le32 rss; /* RSS Hash */
439                                 __le32 fd_id; /* Flow director filter id */
440                                 __le32 fcoe_param; /* FCoE DDP Context id */
441                         } hi_dword;
442                 } qword0;
443                 struct {
444                         /* ext status/error/pktype/length */
445                         __le64 status_error_len;
446                 } qword1;
447         } wb;  /* writeback */
448 };
449
450 union i40e_32byte_rx_desc {
451         struct {
452                 __le64  pkt_addr; /* Packet buffer address */
453                 __le64  hdr_addr; /* Header buffer address */
454                         /* bit 0 of hdr_buffer_addr is DD bit */
455                 __le64  rsvd1;
456                 __le64  rsvd2;
457         } read;
458         struct {
459                 struct {
460                         struct {
461                                 union {
462                                         __le16 mirroring_status;
463                                         __le16 fcoe_ctx_id;
464                                 } mirr_fcoe;
465                                 __le16 l2tag1;
466                         } lo_dword;
467                         union {
468                                 __le32 rss; /* RSS Hash */
469                                 __le32 fcoe_param; /* FCoE DDP Context id */
470                         } hi_dword;
471                 } qword0;
472                 struct {
473                         /* status/error/pktype/length */
474                         __le64 status_error_len;
475                 } qword1;
476                 struct {
477                         __le16 ext_status; /* extended status */
478                         __le16 rsvd;
479                         __le16 l2tag2_1;
480                         __le16 l2tag2_2;
481                 } qword2;
482                 struct {
483                         union {
484                                 __le32 flex_bytes_lo;
485                                 __le32 pe_status;
486                         } lo_dword;
487                         union {
488                                 __le32 flex_bytes_hi;
489                                 __le32 fd_id;
490                         } hi_dword;
491                 } qword3;
492         } wb;  /* writeback */
493 };
494
495 #define I40E_RXD_QW1_STATUS_SHIFT       0
496 #define I40E_RXD_QW1_STATUS_MASK        (0x7FFFUL << I40E_RXD_QW1_STATUS_SHIFT)
497
498 enum i40e_rx_desc_status_bits {
499         /* Note: These are predefined bit offsets */
500         I40E_RX_DESC_STATUS_DD_SHIFT            = 0,
501         I40E_RX_DESC_STATUS_EOF_SHIFT           = 1,
502         I40E_RX_DESC_STATUS_L2TAG1P_SHIFT       = 2,
503         I40E_RX_DESC_STATUS_L3L4P_SHIFT         = 3,
504         I40E_RX_DESC_STATUS_CRCP_SHIFT          = 4,
505         I40E_RX_DESC_STATUS_TSYNINDX_SHIFT      = 5, /* 2 BITS */
506         I40E_RX_DESC_STATUS_TSYNVALID_SHIFT     = 7,
507         I40E_RX_DESC_STATUS_PIF_SHIFT           = 8,
508         I40E_RX_DESC_STATUS_UMBCAST_SHIFT       = 9, /* 2 BITS */
509         I40E_RX_DESC_STATUS_FLM_SHIFT           = 11,
510         I40E_RX_DESC_STATUS_FLTSTAT_SHIFT       = 12, /* 2 BITS */
511         I40E_RX_DESC_STATUS_LPBK_SHIFT          = 14
512 };
513
514 #define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT   I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
515 #define I40E_RXD_QW1_STATUS_TSYNINDX_MASK       (0x3UL << \
516                                              I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
517
518 #define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT  I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
519 #define I40E_RXD_QW1_STATUS_TSYNVALID_MASK      (0x1UL << \
520                                              I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
521
522 enum i40e_rx_desc_fltstat_values {
523         I40E_RX_DESC_FLTSTAT_NO_DATA    = 0,
524         I40E_RX_DESC_FLTSTAT_RSV_FD_ID  = 1, /* 16byte desc? FD_ID : RSV */
525         I40E_RX_DESC_FLTSTAT_RSV        = 2,
526         I40E_RX_DESC_FLTSTAT_RSS_HASH   = 3,
527 };
528
529 #define I40E_RXD_QW1_ERROR_SHIFT        19
530 #define I40E_RXD_QW1_ERROR_MASK         (0xFFUL << I40E_RXD_QW1_ERROR_SHIFT)
531
532 enum i40e_rx_desc_error_bits {
533         /* Note: These are predefined bit offsets */
534         I40E_RX_DESC_ERROR_RXE_SHIFT            = 0,
535         I40E_RX_DESC_ERROR_RECIPE_SHIFT         = 1,
536         I40E_RX_DESC_ERROR_HBO_SHIFT            = 2,
537         I40E_RX_DESC_ERROR_L3L4E_SHIFT          = 3, /* 3 BITS */
538         I40E_RX_DESC_ERROR_IPE_SHIFT            = 3,
539         I40E_RX_DESC_ERROR_L4E_SHIFT            = 4,
540         I40E_RX_DESC_ERROR_EIPE_SHIFT           = 5,
541         I40E_RX_DESC_ERROR_OVERSIZE_SHIFT       = 6
542 };
543
544 enum i40e_rx_desc_error_l3l4e_fcoe_masks {
545         I40E_RX_DESC_ERROR_L3L4E_NONE           = 0,
546         I40E_RX_DESC_ERROR_L3L4E_PROT           = 1,
547         I40E_RX_DESC_ERROR_L3L4E_FC             = 2,
548         I40E_RX_DESC_ERROR_L3L4E_DMAC_ERR       = 3,
549         I40E_RX_DESC_ERROR_L3L4E_DMAC_WARN      = 4
550 };
551
552 #define I40E_RXD_QW1_PTYPE_SHIFT        30
553 #define I40E_RXD_QW1_PTYPE_MASK         (0xFFULL << I40E_RXD_QW1_PTYPE_SHIFT)
554
555 /* Packet type non-ip values */
556 enum i40e_rx_l2_ptype {
557         I40E_RX_PTYPE_L2_RESERVED               = 0,
558         I40E_RX_PTYPE_L2_MAC_PAY2               = 1,
559         I40E_RX_PTYPE_L2_TIMESYNC_PAY2          = 2,
560         I40E_RX_PTYPE_L2_FIP_PAY2               = 3,
561         I40E_RX_PTYPE_L2_OUI_PAY2               = 4,
562         I40E_RX_PTYPE_L2_MACCNTRL_PAY2          = 5,
563         I40E_RX_PTYPE_L2_LLDP_PAY2              = 6,
564         I40E_RX_PTYPE_L2_ECP_PAY2               = 7,
565         I40E_RX_PTYPE_L2_EVB_PAY2               = 8,
566         I40E_RX_PTYPE_L2_QCN_PAY2               = 9,
567         I40E_RX_PTYPE_L2_EAPOL_PAY2             = 10,
568         I40E_RX_PTYPE_L2_ARP                    = 11,
569         I40E_RX_PTYPE_L2_FCOE_PAY3              = 12,
570         I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3       = 13,
571         I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3        = 14,
572         I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3        = 15,
573         I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA        = 16,
574         I40E_RX_PTYPE_L2_FCOE_VFT_PAY3          = 17,
575         I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA        = 18,
576         I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY         = 19,
577         I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP         = 20,
578         I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER       = 21
579 };
580
581 struct i40e_rx_ptype_decoded {
582         u32 ptype:8;
583         u32 known:1;
584         u32 outer_ip:1;
585         u32 outer_ip_ver:1;
586         u32 outer_frag:1;
587         u32 tunnel_type:3;
588         u32 tunnel_end_prot:2;
589         u32 tunnel_end_frag:1;
590         u32 inner_prot:4;
591         u32 payload_layer:3;
592 };
593
594 enum i40e_rx_ptype_outer_ip {
595         I40E_RX_PTYPE_OUTER_L2  = 0,
596         I40E_RX_PTYPE_OUTER_IP  = 1
597 };
598
599 enum i40e_rx_ptype_outer_ip_ver {
600         I40E_RX_PTYPE_OUTER_NONE        = 0,
601         I40E_RX_PTYPE_OUTER_IPV4        = 0,
602         I40E_RX_PTYPE_OUTER_IPV6        = 1
603 };
604
605 enum i40e_rx_ptype_outer_fragmented {
606         I40E_RX_PTYPE_NOT_FRAG  = 0,
607         I40E_RX_PTYPE_FRAG      = 1
608 };
609
610 enum i40e_rx_ptype_tunnel_type {
611         I40E_RX_PTYPE_TUNNEL_NONE               = 0,
612         I40E_RX_PTYPE_TUNNEL_IP_IP              = 1,
613         I40E_RX_PTYPE_TUNNEL_IP_GRENAT          = 2,
614         I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC      = 3,
615         I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
616 };
617
618 enum i40e_rx_ptype_tunnel_end_prot {
619         I40E_RX_PTYPE_TUNNEL_END_NONE   = 0,
620         I40E_RX_PTYPE_TUNNEL_END_IPV4   = 1,
621         I40E_RX_PTYPE_TUNNEL_END_IPV6   = 2,
622 };
623
624 enum i40e_rx_ptype_inner_prot {
625         I40E_RX_PTYPE_INNER_PROT_NONE           = 0,
626         I40E_RX_PTYPE_INNER_PROT_UDP            = 1,
627         I40E_RX_PTYPE_INNER_PROT_TCP            = 2,
628         I40E_RX_PTYPE_INNER_PROT_SCTP           = 3,
629         I40E_RX_PTYPE_INNER_PROT_ICMP           = 4,
630         I40E_RX_PTYPE_INNER_PROT_TIMESYNC       = 5
631 };
632
633 enum i40e_rx_ptype_payload_layer {
634         I40E_RX_PTYPE_PAYLOAD_LAYER_NONE        = 0,
635         I40E_RX_PTYPE_PAYLOAD_LAYER_PAY2        = 1,
636         I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3        = 2,
637         I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4        = 3,
638 };
639
640 #define I40E_RXD_QW1_LENGTH_PBUF_SHIFT  38
641 #define I40E_RXD_QW1_LENGTH_PBUF_MASK   (0x3FFFULL << \
642                                          I40E_RXD_QW1_LENGTH_PBUF_SHIFT)
643
644 #define I40E_RXD_QW1_LENGTH_HBUF_SHIFT  52
645 #define I40E_RXD_QW1_LENGTH_HBUF_MASK   (0x7FFULL << \
646                                          I40E_RXD_QW1_LENGTH_HBUF_SHIFT)
647
648 #define I40E_RXD_QW1_LENGTH_SPH_SHIFT   63
649 #define I40E_RXD_QW1_LENGTH_SPH_MASK    (0x1ULL << \
650                                          I40E_RXD_QW1_LENGTH_SPH_SHIFT)
651
652 enum i40e_rx_desc_ext_status_bits {
653         /* Note: These are predefined bit offsets */
654         I40E_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT   = 0,
655         I40E_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT   = 1,
656         I40E_RX_DESC_EXT_STATUS_FLEXBL_SHIFT    = 2, /* 2 BITS */
657         I40E_RX_DESC_EXT_STATUS_FLEXBH_SHIFT    = 4, /* 2 BITS */
658         I40E_RX_DESC_EXT_STATUS_FTYPE_SHIFT     = 6, /* 3 BITS */
659         I40E_RX_DESC_EXT_STATUS_FDLONGB_SHIFT   = 9,
660         I40E_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
661         I40E_RX_DESC_EXT_STATUS_PELONGB_SHIFT   = 11,
662 };
663
664 enum i40e_rx_desc_pe_status_bits {
665         /* Note: These are predefined bit offsets */
666         I40E_RX_DESC_PE_STATUS_QPID_SHIFT       = 0, /* 18 BITS */
667         I40E_RX_DESC_PE_STATUS_L4PORT_SHIFT     = 0, /* 16 BITS */
668         I40E_RX_DESC_PE_STATUS_IPINDEX_SHIFT    = 16, /* 8 BITS */
669         I40E_RX_DESC_PE_STATUS_QPIDHIT_SHIFT    = 24,
670         I40E_RX_DESC_PE_STATUS_APBVTHIT_SHIFT   = 25,
671         I40E_RX_DESC_PE_STATUS_PORTV_SHIFT      = 26,
672         I40E_RX_DESC_PE_STATUS_URG_SHIFT        = 27,
673         I40E_RX_DESC_PE_STATUS_IPFRAG_SHIFT     = 28,
674         I40E_RX_DESC_PE_STATUS_IPOPT_SHIFT      = 29
675 };
676
677 #define I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT           38
678 #define I40E_RX_PROG_STATUS_DESC_LENGTH                 0x2000000
679
680 #define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT       2
681 #define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK        (0x7UL << \
682                                 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
683
684 #define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT        19
685 #define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK         (0x3FUL << \
686                                 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
687
688 enum i40e_rx_prog_status_desc_status_bits {
689         /* Note: These are predefined bit offsets */
690         I40E_RX_PROG_STATUS_DESC_DD_SHIFT       = 0,
691         I40E_RX_PROG_STATUS_DESC_PROG_ID_SHIFT  = 2 /* 3 BITS */
692 };
693
694 enum i40e_rx_prog_status_desc_prog_id_masks {
695         I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS       = 1,
696         I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS  = 2,
697         I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS  = 4,
698 };
699
700 enum i40e_rx_prog_status_desc_error_bits {
701         /* Note: These are predefined bit offsets */
702         I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT      = 0,
703         I40E_RX_PROG_STATUS_DESC_NO_FD_QUOTA_SHIFT      = 1,
704         I40E_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT    = 2,
705         I40E_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT    = 3
706 };
707
708 /* TX Descriptor */
709 struct i40e_tx_desc {
710         __le64 buffer_addr; /* Address of descriptor's data buf */
711         __le64 cmd_type_offset_bsz;
712 };
713
714 #define I40E_TXD_QW1_DTYPE_SHIFT        0
715 #define I40E_TXD_QW1_DTYPE_MASK         (0xFUL << I40E_TXD_QW1_DTYPE_SHIFT)
716
717 enum i40e_tx_desc_dtype_value {
718         I40E_TX_DESC_DTYPE_DATA         = 0x0,
719         I40E_TX_DESC_DTYPE_NOP          = 0x1, /* same as Context desc */
720         I40E_TX_DESC_DTYPE_CONTEXT      = 0x1,
721         I40E_TX_DESC_DTYPE_FCOE_CTX     = 0x2,
722         I40E_TX_DESC_DTYPE_FILTER_PROG  = 0x8,
723         I40E_TX_DESC_DTYPE_DDP_CTX      = 0x9,
724         I40E_TX_DESC_DTYPE_FLEX_DATA    = 0xB,
725         I40E_TX_DESC_DTYPE_FLEX_CTX_1   = 0xC,
726         I40E_TX_DESC_DTYPE_FLEX_CTX_2   = 0xD,
727         I40E_TX_DESC_DTYPE_DESC_DONE    = 0xF
728 };
729
730 #define I40E_TXD_QW1_CMD_SHIFT  4
731 #define I40E_TXD_QW1_CMD_MASK   (0x3FFUL << I40E_TXD_QW1_CMD_SHIFT)
732
733 enum i40e_tx_desc_cmd_bits {
734         I40E_TX_DESC_CMD_EOP                    = 0x0001,
735         I40E_TX_DESC_CMD_RS                     = 0x0002,
736         I40E_TX_DESC_CMD_ICRC                   = 0x0004,
737         I40E_TX_DESC_CMD_IL2TAG1                = 0x0008,
738         I40E_TX_DESC_CMD_DUMMY                  = 0x0010,
739         I40E_TX_DESC_CMD_IIPT_NONIP             = 0x0000, /* 2 BITS */
740         I40E_TX_DESC_CMD_IIPT_IPV6              = 0x0020, /* 2 BITS */
741         I40E_TX_DESC_CMD_IIPT_IPV4              = 0x0040, /* 2 BITS */
742         I40E_TX_DESC_CMD_IIPT_IPV4_CSUM         = 0x0060, /* 2 BITS */
743         I40E_TX_DESC_CMD_FCOET                  = 0x0080,
744         I40E_TX_DESC_CMD_L4T_EOFT_UNK           = 0x0000, /* 2 BITS */
745         I40E_TX_DESC_CMD_L4T_EOFT_TCP           = 0x0100, /* 2 BITS */
746         I40E_TX_DESC_CMD_L4T_EOFT_SCTP          = 0x0200, /* 2 BITS */
747         I40E_TX_DESC_CMD_L4T_EOFT_UDP           = 0x0300, /* 2 BITS */
748         I40E_TX_DESC_CMD_L4T_EOFT_EOF_N         = 0x0000, /* 2 BITS */
749         I40E_TX_DESC_CMD_L4T_EOFT_EOF_T         = 0x0100, /* 2 BITS */
750         I40E_TX_DESC_CMD_L4T_EOFT_EOF_NI        = 0x0200, /* 2 BITS */
751         I40E_TX_DESC_CMD_L4T_EOFT_EOF_A         = 0x0300, /* 2 BITS */
752 };
753
754 #define I40E_TXD_QW1_OFFSET_SHIFT       16
755 #define I40E_TXD_QW1_OFFSET_MASK        (0x3FFFFULL << \
756                                          I40E_TXD_QW1_OFFSET_SHIFT)
757
758 enum i40e_tx_desc_length_fields {
759         /* Note: These are predefined bit offsets */
760         I40E_TX_DESC_LENGTH_MACLEN_SHIFT        = 0, /* 7 BITS */
761         I40E_TX_DESC_LENGTH_IPLEN_SHIFT         = 7, /* 7 BITS */
762         I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT     = 14 /* 4 BITS */
763 };
764
765 #define I40E_TXD_QW1_TX_BUF_SZ_SHIFT    34
766 #define I40E_TXD_QW1_TX_BUF_SZ_MASK     (0x3FFFULL << \
767                                          I40E_TXD_QW1_TX_BUF_SZ_SHIFT)
768
769 #define I40E_TXD_QW1_L2TAG1_SHIFT       48
770 #define I40E_TXD_QW1_L2TAG1_MASK        (0xFFFFULL << I40E_TXD_QW1_L2TAG1_SHIFT)
771
772 /* Context descriptors */
773 struct i40e_tx_context_desc {
774         __le32 tunneling_params;
775         __le16 l2tag2;
776         __le16 rsvd;
777         __le64 type_cmd_tso_mss;
778 };
779
780 #define I40E_TXD_CTX_QW1_DTYPE_SHIFT    0
781 #define I40E_TXD_CTX_QW1_DTYPE_MASK     (0xFUL << I40E_TXD_CTX_QW1_DTYPE_SHIFT)
782
783 #define I40E_TXD_CTX_QW1_CMD_SHIFT      4
784 #define I40E_TXD_CTX_QW1_CMD_MASK       (0xFFFFUL << I40E_TXD_CTX_QW1_CMD_SHIFT)
785
786 enum i40e_tx_ctx_desc_cmd_bits {
787         I40E_TX_CTX_DESC_TSO            = 0x01,
788         I40E_TX_CTX_DESC_TSYN           = 0x02,
789         I40E_TX_CTX_DESC_IL2TAG2        = 0x04,
790         I40E_TX_CTX_DESC_IL2TAG2_IL2H   = 0x08,
791         I40E_TX_CTX_DESC_SWTCH_NOTAG    = 0x00,
792         I40E_TX_CTX_DESC_SWTCH_UPLINK   = 0x10,
793         I40E_TX_CTX_DESC_SWTCH_LOCAL    = 0x20,
794         I40E_TX_CTX_DESC_SWTCH_VSI      = 0x30,
795         I40E_TX_CTX_DESC_SWPE           = 0x40
796 };
797
798 #define I40E_TXD_CTX_QW1_TSO_LEN_SHIFT  30
799 #define I40E_TXD_CTX_QW1_TSO_LEN_MASK   (0x3FFFFULL << \
800                                          I40E_TXD_CTX_QW1_TSO_LEN_SHIFT)
801
802 #define I40E_TXD_CTX_QW1_MSS_SHIFT      50
803 #define I40E_TXD_CTX_QW1_MSS_MASK       (0x3FFFULL << \
804                                          I40E_TXD_CTX_QW1_MSS_SHIFT)
805
806 #define I40E_TXD_CTX_QW1_VSI_SHIFT      50
807 #define I40E_TXD_CTX_QW1_VSI_MASK       (0x1FFULL << I40E_TXD_CTX_QW1_VSI_SHIFT)
808
809 #define I40E_TXD_CTX_QW0_EXT_IP_SHIFT   0
810 #define I40E_TXD_CTX_QW0_EXT_IP_MASK    (0x3ULL << \
811                                          I40E_TXD_CTX_QW0_EXT_IP_SHIFT)
812
813 enum i40e_tx_ctx_desc_eipt_offload {
814         I40E_TX_CTX_EXT_IP_NONE         = 0x0,
815         I40E_TX_CTX_EXT_IP_IPV6         = 0x1,
816         I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
817         I40E_TX_CTX_EXT_IP_IPV4         = 0x3
818 };
819
820 #define I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT        2
821 #define I40E_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
822                                          I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
823
824 #define I40E_TXD_CTX_QW0_NATT_SHIFT     9
825 #define I40E_TXD_CTX_QW0_NATT_MASK      (0x3ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
826
827 #define I40E_TXD_CTX_UDP_TUNNELING      (0x1ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
828 #define I40E_TXD_CTX_GRE_TUNNELING      (0x2ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
829
830 #define I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT        11
831 #define I40E_TXD_CTX_QW0_EIP_NOINC_MASK (0x1ULL << \
832                                          I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT)
833
834 #define I40E_TXD_CTX_EIP_NOINC_IPID_CONST       I40E_TXD_CTX_QW0_EIP_NOINC_MASK
835
836 #define I40E_TXD_CTX_QW0_NATLEN_SHIFT   12
837 #define I40E_TXD_CTX_QW0_NATLEN_MASK    (0X7FULL << \
838                                          I40E_TXD_CTX_QW0_NATLEN_SHIFT)
839
840 #define I40E_TXD_CTX_QW0_DECTTL_SHIFT   19
841 #define I40E_TXD_CTX_QW0_DECTTL_MASK    (0xFULL << \
842                                          I40E_TXD_CTX_QW0_DECTTL_SHIFT)
843
844 struct i40e_filter_program_desc {
845         __le32 qindex_flex_ptype_vsi;
846         __le32 rsvd;
847         __le32 dtype_cmd_cntindex;
848         __le32 fd_id;
849 };
850 #define I40E_TXD_FLTR_QW0_QINDEX_SHIFT  0
851 #define I40E_TXD_FLTR_QW0_QINDEX_MASK   (0x7FFUL << \
852                                          I40E_TXD_FLTR_QW0_QINDEX_SHIFT)
853 #define I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
854 #define I40E_TXD_FLTR_QW0_FLEXOFF_MASK  (0x7UL << \
855                                          I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT)
856 #define I40E_TXD_FLTR_QW0_PCTYPE_SHIFT  17
857 #define I40E_TXD_FLTR_QW0_PCTYPE_MASK   (0x3FUL << \
858                                          I40E_TXD_FLTR_QW0_PCTYPE_SHIFT)
859
860 /* Packet Classifier Types for filters */
861 enum i40e_filter_pctype {
862         /* Note: Values 0-28 are reserved for future use */
863         I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP        = 29,
864         I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP      = 30,
865         I40E_FILTER_PCTYPE_NONF_IPV4_UDP                = 31,
866         I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN            = 32,
867         I40E_FILTER_PCTYPE_NONF_IPV4_TCP                = 33,
868         I40E_FILTER_PCTYPE_NONF_IPV4_SCTP               = 34,
869         I40E_FILTER_PCTYPE_NONF_IPV4_OTHER              = 35,
870         I40E_FILTER_PCTYPE_FRAG_IPV4                    = 36,
871         /* Note: Values 37-38 are reserved for future use */
872         I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP        = 39,
873         I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP      = 40,
874         I40E_FILTER_PCTYPE_NONF_IPV6_UDP                = 41,
875         I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN            = 42,
876         I40E_FILTER_PCTYPE_NONF_IPV6_TCP                = 43,
877         I40E_FILTER_PCTYPE_NONF_IPV6_SCTP               = 44,
878         I40E_FILTER_PCTYPE_NONF_IPV6_OTHER              = 45,
879         I40E_FILTER_PCTYPE_FRAG_IPV6                    = 46,
880         /* Note: Value 47 is reserved for future use */
881         I40E_FILTER_PCTYPE_FCOE_OX                      = 48,
882         I40E_FILTER_PCTYPE_FCOE_RX                      = 49,
883         I40E_FILTER_PCTYPE_FCOE_OTHER                   = 50,
884         /* Note: Values 51-62 are reserved for future use */
885         I40E_FILTER_PCTYPE_L2_PAYLOAD                   = 63,
886 };
887
888 enum i40e_filter_program_desc_dest {
889         I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET               = 0x0,
890         I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX      = 0x1,
891         I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER       = 0x2,
892 };
893
894 enum i40e_filter_program_desc_fd_status {
895         I40E_FILTER_PROGRAM_DESC_FD_STATUS_NONE                 = 0x0,
896         I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID                = 0x1,
897         I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES    = 0x2,
898         I40E_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES          = 0x3,
899 };
900
901 #define I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT        23
902 #define I40E_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
903                                          I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT)
904
905 #define I40E_TXD_FLTR_QW1_CMD_SHIFT     4
906 #define I40E_TXD_FLTR_QW1_CMD_MASK      (0xFFFFULL << \
907                                          I40E_TXD_FLTR_QW1_CMD_SHIFT)
908
909 #define I40E_TXD_FLTR_QW1_PCMD_SHIFT    (0x0ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
910 #define I40E_TXD_FLTR_QW1_PCMD_MASK     (0x7ULL << I40E_TXD_FLTR_QW1_PCMD_SHIFT)
911
912 enum i40e_filter_program_desc_pcmd {
913         I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE        = 0x1,
914         I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE            = 0x2,
915 };
916
917 #define I40E_TXD_FLTR_QW1_DEST_SHIFT    (0x3ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
918 #define I40E_TXD_FLTR_QW1_DEST_MASK     (0x3ULL << I40E_TXD_FLTR_QW1_DEST_SHIFT)
919
920 #define I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
921 #define I40E_TXD_FLTR_QW1_CNT_ENA_MASK  (0x1ULL << \
922                                          I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT)
923
924 #define I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT       (0x9ULL + \
925                                                  I40E_TXD_FLTR_QW1_CMD_SHIFT)
926 #define I40E_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
927                                           I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT)
928
929 #define I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
930 #define I40E_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
931                                          I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT)
932
933 enum i40e_filter_type {
934         I40E_FLOW_DIRECTOR_FLTR = 0,
935         I40E_PE_QUAD_HASH_FLTR = 1,
936         I40E_ETHERTYPE_FLTR,
937         I40E_FCOE_CTX_FLTR,
938         I40E_MAC_VLAN_FLTR,
939         I40E_HASH_FLTR
940 };
941
942 struct i40e_vsi_context {
943         u16 seid;
944         u16 uplink_seid;
945         u16 vsi_number;
946         u16 vsis_allocated;
947         u16 vsis_unallocated;
948         u16 flags;
949         u8 pf_num;
950         u8 vf_num;
951         u8 connection_type;
952         struct i40e_aqc_vsi_properties_data info;
953 };
954
955 /* Statistics collected by each port, VSI, VEB, and S-channel */
956 struct i40e_eth_stats {
957         u64 rx_bytes;                   /* gorc */
958         u64 rx_unicast;                 /* uprc */
959         u64 rx_multicast;               /* mprc */
960         u64 rx_broadcast;               /* bprc */
961         u64 rx_discards;                /* rdpc */
962         u64 rx_errors;                  /* repc */
963         u64 rx_missed;                  /* rmpc */
964         u64 rx_unknown_protocol;        /* rupp */
965         u64 tx_bytes;                   /* gotc */
966         u64 tx_unicast;                 /* uptc */
967         u64 tx_multicast;               /* mptc */
968         u64 tx_broadcast;               /* bptc */
969         u64 tx_discards;                /* tdpc */
970         u64 tx_errors;                  /* tepc */
971 };
972
973 /* Statistics collected by the MAC */
974 struct i40e_hw_port_stats {
975         /* eth stats collected by the port */
976         struct i40e_eth_stats eth;
977
978         /* additional port specific stats */
979         u64 tx_dropped_link_down;       /* tdold */
980         u64 crc_errors;                 /* crcerrs */
981         u64 illegal_bytes;              /* illerrc */
982         u64 error_bytes;                /* errbc */
983         u64 mac_local_faults;           /* mlfc */
984         u64 mac_remote_faults;          /* mrfc */
985         u64 rx_length_errors;           /* rlec */
986         u64 link_xon_rx;                /* lxonrxc */
987         u64 link_xoff_rx;               /* lxoffrxc */
988         u64 priority_xon_rx[8];         /* pxonrxc[8] */
989         u64 priority_xoff_rx[8];        /* pxoffrxc[8] */
990         u64 link_xon_tx;                /* lxontxc */
991         u64 link_xoff_tx;               /* lxofftxc */
992         u64 priority_xon_tx[8];         /* pxontxc[8] */
993         u64 priority_xoff_tx[8];        /* pxofftxc[8] */
994         u64 priority_xon_2_xoff[8];     /* pxon2offc[8] */
995         u64 rx_size_64;                 /* prc64 */
996         u64 rx_size_127;                /* prc127 */
997         u64 rx_size_255;                /* prc255 */
998         u64 rx_size_511;                /* prc511 */
999         u64 rx_size_1023;               /* prc1023 */
1000         u64 rx_size_1522;               /* prc1522 */
1001         u64 rx_size_big;                /* prc9522 */
1002         u64 rx_undersize;               /* ruc */
1003         u64 rx_fragments;               /* rfc */
1004         u64 rx_oversize;                /* roc */
1005         u64 rx_jabber;                  /* rjc */
1006         u64 tx_size_64;                 /* ptc64 */
1007         u64 tx_size_127;                /* ptc127 */
1008         u64 tx_size_255;                /* ptc255 */
1009         u64 tx_size_511;                /* ptc511 */
1010         u64 tx_size_1023;               /* ptc1023 */
1011         u64 tx_size_1522;               /* ptc1522 */
1012         u64 tx_size_big;                /* ptc9522 */
1013         u64 mac_short_packet_dropped;   /* mspdc */
1014         u64 checksum_error;             /* xec */
1015 };
1016
1017 /* Checksum and Shadow RAM pointers */
1018 #define I40E_SR_NVM_CONTROL_WORD                0x00
1019 #define I40E_SR_EMP_MODULE_PTR                  0x0F
1020 #define I40E_SR_NVM_IMAGE_VERSION               0x18
1021 #define I40E_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR   0x27
1022 #define I40E_SR_NVM_EETRACK_LO                  0x2D
1023 #define I40E_SR_NVM_EETRACK_HI                  0x2E
1024 #define I40E_SR_VPD_PTR                         0x2F
1025 #define I40E_SR_PCIE_ALT_AUTO_LOAD_PTR          0x3E
1026 #define I40E_SR_SW_CHECKSUM_WORD                0x3F
1027
1028 /* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1029 #define I40E_SR_VPD_MODULE_MAX_SIZE             1024
1030 #define I40E_SR_PCIE_ALT_MODULE_MAX_SIZE        1024
1031 #define I40E_SR_CONTROL_WORD_1_SHIFT            0x06
1032 #define I40E_SR_CONTROL_WORD_1_MASK     (0x03 << I40E_SR_CONTROL_WORD_1_SHIFT)
1033
1034 /* Shadow RAM related */
1035 #define I40E_SR_SECTOR_SIZE_IN_WORDS    0x800
1036 #define I40E_SR_WORDS_IN_1KB            512
1037 /* Checksum should be calculated such that after adding all the words,
1038  * including the checksum word itself, the sum should be 0xBABA.
1039  */
1040 #define I40E_SR_SW_CHECKSUM_BASE        0xBABA
1041
1042 #define I40E_SRRD_SRCTL_ATTEMPTS        100000
1043
1044 enum i40e_switch_element_types {
1045         I40E_SWITCH_ELEMENT_TYPE_MAC    = 1,
1046         I40E_SWITCH_ELEMENT_TYPE_PF     = 2,
1047         I40E_SWITCH_ELEMENT_TYPE_VF     = 3,
1048         I40E_SWITCH_ELEMENT_TYPE_EMP    = 4,
1049         I40E_SWITCH_ELEMENT_TYPE_BMC    = 6,
1050         I40E_SWITCH_ELEMENT_TYPE_PE     = 16,
1051         I40E_SWITCH_ELEMENT_TYPE_VEB    = 17,
1052         I40E_SWITCH_ELEMENT_TYPE_PA     = 18,
1053         I40E_SWITCH_ELEMENT_TYPE_VSI    = 19,
1054 };
1055
1056 /* Supported EtherType filters */
1057 enum i40e_ether_type_index {
1058         I40E_ETHER_TYPE_1588            = 0,
1059         I40E_ETHER_TYPE_FIP             = 1,
1060         I40E_ETHER_TYPE_OUI_EXTENDED    = 2,
1061         I40E_ETHER_TYPE_MAC_CONTROL     = 3,
1062         I40E_ETHER_TYPE_LLDP            = 4,
1063         I40E_ETHER_TYPE_EVB_PROTOCOL1   = 5,
1064         I40E_ETHER_TYPE_EVB_PROTOCOL2   = 6,
1065         I40E_ETHER_TYPE_QCN_CNM         = 7,
1066         I40E_ETHER_TYPE_8021X           = 8,
1067         I40E_ETHER_TYPE_ARP             = 9,
1068         I40E_ETHER_TYPE_RSV1            = 10,
1069         I40E_ETHER_TYPE_RSV2            = 11,
1070 };
1071
1072 /* Filter context base size is 1K */
1073 #define I40E_HASH_FILTER_BASE_SIZE      1024
1074 /* Supported Hash filter values */
1075 enum i40e_hash_filter_size {
1076         I40E_HASH_FILTER_SIZE_1K        = 0,
1077         I40E_HASH_FILTER_SIZE_2K        = 1,
1078         I40E_HASH_FILTER_SIZE_4K        = 2,
1079         I40E_HASH_FILTER_SIZE_8K        = 3,
1080         I40E_HASH_FILTER_SIZE_16K       = 4,
1081         I40E_HASH_FILTER_SIZE_32K       = 5,
1082         I40E_HASH_FILTER_SIZE_64K       = 6,
1083         I40E_HASH_FILTER_SIZE_128K      = 7,
1084         I40E_HASH_FILTER_SIZE_256K      = 8,
1085         I40E_HASH_FILTER_SIZE_512K      = 9,
1086         I40E_HASH_FILTER_SIZE_1M        = 10,
1087 };
1088
1089 /* DMA context base size is 0.5K */
1090 #define I40E_DMA_CNTX_BASE_SIZE         512
1091 /* Supported DMA context values */
1092 enum i40e_dma_cntx_size {
1093         I40E_DMA_CNTX_SIZE_512          = 0,
1094         I40E_DMA_CNTX_SIZE_1K           = 1,
1095         I40E_DMA_CNTX_SIZE_2K           = 2,
1096         I40E_DMA_CNTX_SIZE_4K           = 3,
1097         I40E_DMA_CNTX_SIZE_8K           = 4,
1098         I40E_DMA_CNTX_SIZE_16K          = 5,
1099         I40E_DMA_CNTX_SIZE_32K          = 6,
1100         I40E_DMA_CNTX_SIZE_64K          = 7,
1101         I40E_DMA_CNTX_SIZE_128K         = 8,
1102         I40E_DMA_CNTX_SIZE_256K         = 9,
1103 };
1104
1105 /* Supported Hash look up table (LUT) sizes */
1106 enum i40e_hash_lut_size {
1107         I40E_HASH_LUT_SIZE_128          = 0,
1108         I40E_HASH_LUT_SIZE_512          = 1,
1109 };
1110
1111 /* Structure to hold a per PF filter control settings */
1112 struct i40e_filter_control_settings {
1113         /* number of PE Quad Hash filter buckets */
1114         enum i40e_hash_filter_size pe_filt_num;
1115         /* number of PE Quad Hash contexts */
1116         enum i40e_dma_cntx_size pe_cntx_num;
1117         /* number of FCoE filter buckets */
1118         enum i40e_hash_filter_size fcoe_filt_num;
1119         /* number of FCoE DDP contexts */
1120         enum i40e_dma_cntx_size fcoe_cntx_num;
1121         /* size of the Hash LUT */
1122         enum i40e_hash_lut_size hash_lut_size;
1123         /* enable FDIR filters for PF and its VFs */
1124         bool enable_fdir;
1125         /* enable Ethertype filters for PF and its VFs */
1126         bool enable_ethtype;
1127         /* enable MAC/VLAN filters for PF and its VFs */
1128         bool enable_macvlan;
1129 };
1130
1131 /* Structure to hold device level control filter counts */
1132 struct i40e_control_filter_stats {
1133         u16 mac_etype_used;   /* Used perfect match MAC/EtherType filters */
1134         u16 etype_used;       /* Used perfect EtherType filters */
1135         u16 mac_etype_free;   /* Un-used perfect match MAC/EtherType filters */
1136         u16 etype_free;       /* Un-used perfect EtherType filters */
1137 };
1138
1139 enum i40e_reset_type {
1140         I40E_RESET_POR          = 0,
1141         I40E_RESET_CORER        = 1,
1142         I40E_RESET_GLOBR        = 2,
1143         I40E_RESET_EMPR         = 3,
1144 };
1145
1146 /* IEEE 802.1AB LLDP Agent Variables from NVM */
1147 #define I40E_NVM_LLDP_CFG_PTR           0xF
1148 struct i40e_lldp_variables {
1149         u16 length;
1150         u16 adminstatus;
1151         u16 msgfasttx;
1152         u16 msgtxinterval;
1153         u16 txparams;
1154         u16 timers;
1155         u16 crc8;
1156 };
1157
1158 #endif /* _I40E_TYPE_H_ */