Merge ../linux-2.6-watchdog-mm
[linux-drm-fsl-dcu.git] / drivers / ata / sata_vsc.c
1 /*
2  *  sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
3  *
4  *  Maintained by:  Jeremy Higdon @ SGI
5  *                  Please ALWAYS copy linux-ide@vger.kernel.org
6  *                  on emails.
7  *
8  *  Copyright 2004 SGI
9  *
10  *  Bits from Jeff Garzik, Copyright RedHat, Inc.
11  *
12  *
13  *  This program is free software; you can redistribute it and/or modify
14  *  it under the terms of the GNU General Public License as published by
15  *  the Free Software Foundation; either version 2, or (at your option)
16  *  any later version.
17  *
18  *  This program is distributed in the hope that it will be useful,
19  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
20  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21  *  GNU General Public License for more details.
22  *
23  *  You should have received a copy of the GNU General Public License
24  *  along with this program; see the file COPYING.  If not, write to
25  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26  *
27  *
28  *  libata documentation is available via 'make {ps|pdf}docs',
29  *  as Documentation/DocBook/libata.*
30  *
31  *  Vitesse hardware documentation presumably available under NDA.
32  *  Intel 31244 (same hardware interface) documentation presumably
33  *  available from http://developer.intel.com/
34  *
35  */
36
37 #include <linux/kernel.h>
38 #include <linux/module.h>
39 #include <linux/pci.h>
40 #include <linux/init.h>
41 #include <linux/blkdev.h>
42 #include <linux/delay.h>
43 #include <linux/interrupt.h>
44 #include <linux/dma-mapping.h>
45 #include <linux/device.h>
46 #include <scsi/scsi_host.h>
47 #include <linux/libata.h>
48
49 #define DRV_NAME        "sata_vsc"
50 #define DRV_VERSION     "2.0"
51
52 enum {
53         /* Interrupt register offsets (from chip base address) */
54         VSC_SATA_INT_STAT_OFFSET        = 0x00,
55         VSC_SATA_INT_MASK_OFFSET        = 0x04,
56
57         /* Taskfile registers offsets */
58         VSC_SATA_TF_CMD_OFFSET          = 0x00,
59         VSC_SATA_TF_DATA_OFFSET         = 0x00,
60         VSC_SATA_TF_ERROR_OFFSET        = 0x04,
61         VSC_SATA_TF_FEATURE_OFFSET      = 0x06,
62         VSC_SATA_TF_NSECT_OFFSET        = 0x08,
63         VSC_SATA_TF_LBAL_OFFSET         = 0x0c,
64         VSC_SATA_TF_LBAM_OFFSET         = 0x10,
65         VSC_SATA_TF_LBAH_OFFSET         = 0x14,
66         VSC_SATA_TF_DEVICE_OFFSET       = 0x18,
67         VSC_SATA_TF_STATUS_OFFSET       = 0x1c,
68         VSC_SATA_TF_COMMAND_OFFSET      = 0x1d,
69         VSC_SATA_TF_ALTSTATUS_OFFSET    = 0x28,
70         VSC_SATA_TF_CTL_OFFSET          = 0x29,
71
72         /* DMA base */
73         VSC_SATA_UP_DESCRIPTOR_OFFSET   = 0x64,
74         VSC_SATA_UP_DATA_BUFFER_OFFSET  = 0x6C,
75         VSC_SATA_DMA_CMD_OFFSET         = 0x70,
76
77         /* SCRs base */
78         VSC_SATA_SCR_STATUS_OFFSET      = 0x100,
79         VSC_SATA_SCR_ERROR_OFFSET       = 0x104,
80         VSC_SATA_SCR_CONTROL_OFFSET     = 0x108,
81
82         /* Port stride */
83         VSC_SATA_PORT_OFFSET            = 0x200,
84
85         /* Error interrupt status bit offsets */
86         VSC_SATA_INT_ERROR_CRC          = 0x40,
87         VSC_SATA_INT_ERROR_T            = 0x20,
88         VSC_SATA_INT_ERROR_P            = 0x10,
89         VSC_SATA_INT_ERROR_R            = 0x8,
90         VSC_SATA_INT_ERROR_E            = 0x4,
91         VSC_SATA_INT_ERROR_M            = 0x2,
92         VSC_SATA_INT_PHY_CHANGE         = 0x1,
93         VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC  | VSC_SATA_INT_ERROR_T | \
94                               VSC_SATA_INT_ERROR_P    | VSC_SATA_INT_ERROR_R | \
95                               VSC_SATA_INT_ERROR_E    | VSC_SATA_INT_ERROR_M | \
96                               VSC_SATA_INT_PHY_CHANGE),
97 };
98
99
100 #define is_vsc_sata_int_err(port_idx, int_status) \
101          (int_status & (VSC_SATA_INT_ERROR << (8 * port_idx)))
102
103
104 static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
105 {
106         if (sc_reg > SCR_CONTROL)
107                 return 0xffffffffU;
108         return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
109 }
110
111
112 static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
113                                u32 val)
114 {
115         if (sc_reg > SCR_CONTROL)
116                 return;
117         writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
118 }
119
120
121 static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
122 {
123         void __iomem *mask_addr;
124         u8 mask;
125
126         mask_addr = ap->host->mmio_base +
127                 VSC_SATA_INT_MASK_OFFSET + ap->port_no;
128         mask = readb(mask_addr);
129         if (ctl & ATA_NIEN)
130                 mask |= 0x80;
131         else
132                 mask &= 0x7F;
133         writeb(mask, mask_addr);
134 }
135
136
137 static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
138 {
139         struct ata_ioports *ioaddr = &ap->ioaddr;
140         unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
141
142         /*
143          * The only thing the ctl register is used for is SRST.
144          * That is not enabled or disabled via tf_load.
145          * However, if ATA_NIEN is changed, then we need to change the interrupt register.
146          */
147         if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
148                 ap->last_ctl = tf->ctl;
149                 vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
150         }
151         if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
152                 writew(tf->feature | (((u16)tf->hob_feature) << 8), ioaddr->feature_addr);
153                 writew(tf->nsect | (((u16)tf->hob_nsect) << 8), ioaddr->nsect_addr);
154                 writew(tf->lbal | (((u16)tf->hob_lbal) << 8), ioaddr->lbal_addr);
155                 writew(tf->lbam | (((u16)tf->hob_lbam) << 8), ioaddr->lbam_addr);
156                 writew(tf->lbah | (((u16)tf->hob_lbah) << 8), ioaddr->lbah_addr);
157         } else if (is_addr) {
158                 writew(tf->feature, ioaddr->feature_addr);
159                 writew(tf->nsect, ioaddr->nsect_addr);
160                 writew(tf->lbal, ioaddr->lbal_addr);
161                 writew(tf->lbam, ioaddr->lbam_addr);
162                 writew(tf->lbah, ioaddr->lbah_addr);
163         }
164
165         if (tf->flags & ATA_TFLAG_DEVICE)
166                 writeb(tf->device, ioaddr->device_addr);
167
168         ata_wait_idle(ap);
169 }
170
171
172 static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
173 {
174         struct ata_ioports *ioaddr = &ap->ioaddr;
175         u16 nsect, lbal, lbam, lbah, feature;
176
177         tf->command = ata_check_status(ap);
178         tf->device = readw(ioaddr->device_addr);
179         feature = readw(ioaddr->error_addr);
180         nsect = readw(ioaddr->nsect_addr);
181         lbal = readw(ioaddr->lbal_addr);
182         lbam = readw(ioaddr->lbam_addr);
183         lbah = readw(ioaddr->lbah_addr);
184
185         tf->feature = feature;
186         tf->nsect = nsect;
187         tf->lbal = lbal;
188         tf->lbam = lbam;
189         tf->lbah = lbah;
190
191         if (tf->flags & ATA_TFLAG_LBA48) {
192                 tf->hob_feature = feature >> 8;
193                 tf->hob_nsect = nsect >> 8;
194                 tf->hob_lbal = lbal >> 8;
195                 tf->hob_lbam = lbam >> 8;
196                 tf->hob_lbah = lbah >> 8;
197         }
198 }
199
200
201 /*
202  * vsc_sata_interrupt
203  *
204  * Read the interrupt register and process for the devices that have them pending.
205  */
206 static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance)
207 {
208         struct ata_host *host = dev_instance;
209         unsigned int i;
210         unsigned int handled = 0;
211         u32 int_status;
212
213         spin_lock(&host->lock);
214
215         int_status = readl(host->mmio_base + VSC_SATA_INT_STAT_OFFSET);
216
217         for (i = 0; i < host->n_ports; i++) {
218                 if (int_status & ((u32) 0xFF << (8 * i))) {
219                         struct ata_port *ap;
220
221                         ap = host->ports[i];
222
223                         if (is_vsc_sata_int_err(i, int_status)) {
224                                 u32 err_status;
225                                 printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
226                                 err_status = ap ? vsc_sata_scr_read(ap, SCR_ERROR) : 0;
227                                 vsc_sata_scr_write(ap, SCR_ERROR, err_status);
228                                 handled++;
229                         }
230
231                         if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
232                                 struct ata_queued_cmd *qc;
233
234                                 qc = ata_qc_from_tag(ap, ap->active_tag);
235                                 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
236                                         handled += ata_host_intr(ap, qc);
237                                 else if (is_vsc_sata_int_err(i, int_status)) {
238                                         /*
239                                          * On some chips (i.e. Intel 31244), an error
240                                          * interrupt will sneak in at initialization
241                                          * time (phy state changes).  Clearing the SCR
242                                          * error register is not required, but it prevents
243                                          * the phy state change interrupts from recurring
244                                          * later.
245                                          */
246                                         u32 err_status;
247                                         err_status = vsc_sata_scr_read(ap, SCR_ERROR);
248                                         printk(KERN_DEBUG "%s: clearing interrupt, "
249                                                "status %x; sata err status %x\n",
250                                                __FUNCTION__,
251                                                int_status, err_status);
252                                         vsc_sata_scr_write(ap, SCR_ERROR, err_status);
253                                         /* Clear interrupt status */
254                                         ata_chk_status(ap);
255                                         handled++;
256                                 }
257                         }
258                 }
259         }
260
261         spin_unlock(&host->lock);
262
263         return IRQ_RETVAL(handled);
264 }
265
266
267 static struct scsi_host_template vsc_sata_sht = {
268         .module                 = THIS_MODULE,
269         .name                   = DRV_NAME,
270         .ioctl                  = ata_scsi_ioctl,
271         .queuecommand           = ata_scsi_queuecmd,
272         .can_queue              = ATA_DEF_QUEUE,
273         .this_id                = ATA_SHT_THIS_ID,
274         .sg_tablesize           = LIBATA_MAX_PRD,
275         .cmd_per_lun            = ATA_SHT_CMD_PER_LUN,
276         .emulated               = ATA_SHT_EMULATED,
277         .use_clustering         = ATA_SHT_USE_CLUSTERING,
278         .proc_name              = DRV_NAME,
279         .dma_boundary           = ATA_DMA_BOUNDARY,
280         .slave_configure        = ata_scsi_slave_config,
281         .slave_destroy          = ata_scsi_slave_destroy,
282         .bios_param             = ata_std_bios_param,
283 };
284
285
286 static const struct ata_port_operations vsc_sata_ops = {
287         .port_disable           = ata_port_disable,
288         .tf_load                = vsc_sata_tf_load,
289         .tf_read                = vsc_sata_tf_read,
290         .exec_command           = ata_exec_command,
291         .check_status           = ata_check_status,
292         .dev_select             = ata_std_dev_select,
293         .bmdma_setup            = ata_bmdma_setup,
294         .bmdma_start            = ata_bmdma_start,
295         .bmdma_stop             = ata_bmdma_stop,
296         .bmdma_status           = ata_bmdma_status,
297         .qc_prep                = ata_qc_prep,
298         .qc_issue               = ata_qc_issue_prot,
299         .data_xfer              = ata_mmio_data_xfer,
300         .freeze                 = ata_bmdma_freeze,
301         .thaw                   = ata_bmdma_thaw,
302         .error_handler          = ata_bmdma_error_handler,
303         .post_internal_cmd      = ata_bmdma_post_internal_cmd,
304         .irq_handler            = vsc_sata_interrupt,
305         .irq_clear              = ata_bmdma_irq_clear,
306         .scr_read               = vsc_sata_scr_read,
307         .scr_write              = vsc_sata_scr_write,
308         .port_start             = ata_port_start,
309         .port_stop              = ata_port_stop,
310         .host_stop              = ata_pci_host_stop,
311 };
312
313 static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
314 {
315         port->cmd_addr          = base + VSC_SATA_TF_CMD_OFFSET;
316         port->data_addr         = base + VSC_SATA_TF_DATA_OFFSET;
317         port->error_addr        = base + VSC_SATA_TF_ERROR_OFFSET;
318         port->feature_addr      = base + VSC_SATA_TF_FEATURE_OFFSET;
319         port->nsect_addr        = base + VSC_SATA_TF_NSECT_OFFSET;
320         port->lbal_addr         = base + VSC_SATA_TF_LBAL_OFFSET;
321         port->lbam_addr         = base + VSC_SATA_TF_LBAM_OFFSET;
322         port->lbah_addr         = base + VSC_SATA_TF_LBAH_OFFSET;
323         port->device_addr       = base + VSC_SATA_TF_DEVICE_OFFSET;
324         port->status_addr       = base + VSC_SATA_TF_STATUS_OFFSET;
325         port->command_addr      = base + VSC_SATA_TF_COMMAND_OFFSET;
326         port->altstatus_addr    = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
327         port->ctl_addr          = base + VSC_SATA_TF_CTL_OFFSET;
328         port->bmdma_addr        = base + VSC_SATA_DMA_CMD_OFFSET;
329         port->scr_addr          = base + VSC_SATA_SCR_STATUS_OFFSET;
330         writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
331         writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
332 }
333
334
335 static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
336 {
337         static int printed_version;
338         struct ata_probe_ent *probe_ent = NULL;
339         unsigned long base;
340         int pci_dev_busy = 0;
341         void __iomem *mmio_base;
342         int rc;
343
344         if (!printed_version++)
345                 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
346
347         rc = pci_enable_device(pdev);
348         if (rc)
349                 return rc;
350
351         /*
352          * Check if we have needed resource mapped.
353          */
354         if (pci_resource_len(pdev, 0) == 0) {
355                 rc = -ENODEV;
356                 goto err_out;
357         }
358
359         rc = pci_request_regions(pdev, DRV_NAME);
360         if (rc) {
361                 pci_dev_busy = 1;
362                 goto err_out;
363         }
364
365         /*
366          * Use 32 bit DMA mask, because 64 bit address support is poor.
367          */
368         rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
369         if (rc)
370                 goto err_out_regions;
371         rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
372         if (rc)
373                 goto err_out_regions;
374
375         probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
376         if (probe_ent == NULL) {
377                 rc = -ENOMEM;
378                 goto err_out_regions;
379         }
380         memset(probe_ent, 0, sizeof(*probe_ent));
381         probe_ent->dev = pci_dev_to_dev(pdev);
382         INIT_LIST_HEAD(&probe_ent->node);
383
384         mmio_base = pci_iomap(pdev, 0, 0);
385         if (mmio_base == NULL) {
386                 rc = -ENOMEM;
387                 goto err_out_free_ent;
388         }
389         base = (unsigned long) mmio_base;
390
391         /*
392          * Due to a bug in the chip, the default cache line size can't be used
393          */
394         pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
395
396         probe_ent->sht = &vsc_sata_sht;
397         probe_ent->port_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
398                                 ATA_FLAG_MMIO;
399         probe_ent->port_ops = &vsc_sata_ops;
400         probe_ent->n_ports = 4;
401         probe_ent->irq = pdev->irq;
402         probe_ent->irq_flags = IRQF_SHARED;
403         probe_ent->mmio_base = mmio_base;
404
405         /* We don't care much about the PIO/UDMA masks, but the core won't like us
406          * if we don't fill these
407          */
408         probe_ent->pio_mask = 0x1f;
409         probe_ent->mwdma_mask = 0x07;
410         probe_ent->udma_mask = 0x7f;
411
412         /* We have 4 ports per PCI function */
413         vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
414         vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
415         vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
416         vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
417
418         pci_set_master(pdev);
419
420         /*
421          * Config offset 0x98 is "Extended Control and Status Register 0"
422          * Default value is (1 << 28).  All bits except bit 28 are reserved in
423          * DPA mode.  If bit 28 is set, LED 0 reflects all ports' activity.
424          * If bit 28 is clear, each port has its own LED.
425          */
426         pci_write_config_dword(pdev, 0x98, 0);
427
428         /* FIXME: check ata_device_add return value */
429         ata_device_add(probe_ent);
430         kfree(probe_ent);
431
432         return 0;
433
434 err_out_free_ent:
435         kfree(probe_ent);
436 err_out_regions:
437         pci_release_regions(pdev);
438 err_out:
439         if (!pci_dev_busy)
440                 pci_disable_device(pdev);
441         return rc;
442 }
443
444 static const struct pci_device_id vsc_sata_pci_tbl[] = {
445         { PCI_VENDOR_ID_VITESSE, 0x7174,
446           PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
447         { PCI_VENDOR_ID_INTEL, 0x3200,
448           PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
449
450         { }     /* terminate list */
451 };
452
453 static struct pci_driver vsc_sata_pci_driver = {
454         .name                   = DRV_NAME,
455         .id_table               = vsc_sata_pci_tbl,
456         .probe                  = vsc_sata_init_one,
457         .remove                 = ata_pci_remove_one,
458 };
459
460 static int __init vsc_sata_init(void)
461 {
462         return pci_register_driver(&vsc_sata_pci_driver);
463 }
464
465 static void __exit vsc_sata_exit(void)
466 {
467         pci_unregister_driver(&vsc_sata_pci_driver);
468 }
469
470 MODULE_AUTHOR("Jeremy Higdon");
471 MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
472 MODULE_LICENSE("GPL");
473 MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
474 MODULE_VERSION(DRV_VERSION);
475
476 module_init(vsc_sata_init);
477 module_exit(vsc_sata_exit);