Merge tag 'ntb-3.13' of git://github.com/jonmason/ntb
[linux-drm-fsl-dcu.git] / arch / arm / boot / dts / armada-370.dtsi
1 /*
2  * Device Tree Include file for Marvell Armada 370 family SoC
3  *
4  * Copyright (C) 2012 Marvell
5  *
6  * Lior Amsalem <alior@marvell.com>
7  * Gregory CLEMENT <gregory.clement@free-electrons.com>
8  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9  *
10  * This file is licensed under the terms of the GNU General Public
11  * License version 2.  This program is licensed "as is" without any
12  * warranty of any kind, whether express or implied.
13  *
14  * Contains definitions specific to the Armada 370 SoC that are not
15  * common to all Armada SoCs.
16  */
17
18 #include "armada-370-xp.dtsi"
19 /include/ "skeleton.dtsi"
20
21 / {
22         model = "Marvell Armada 370 family SoC";
23         compatible = "marvell,armada370", "marvell,armada-370-xp";
24
25         aliases {
26                 gpio0 = &gpio0;
27                 gpio1 = &gpio1;
28                 gpio2 = &gpio2;
29         };
30
31         soc {
32                 compatible = "marvell,armada370-mbus", "simple-bus";
33
34                 bootrom {
35                         compatible = "marvell,bootrom";
36                         reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>;
37                 };
38
39                 pcie-controller {
40                         compatible = "marvell,armada-370-pcie";
41                         status = "disabled";
42                         device_type = "pci";
43
44                         #address-cells = <3>;
45                         #size-cells = <2>;
46
47                         msi-parent = <&mpic>;
48                         bus-range = <0x00 0xff>;
49
50                         ranges =
51                                <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
52                                 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000
53                                 0x82000000 0x1 0     MBUS_ID(0x04, 0xe8) 0       1 0 /* Port 0.0 MEM */
54                                 0x81000000 0x1 0     MBUS_ID(0x04, 0xe0) 0       1 0 /* Port 0.0 IO  */
55                                 0x82000000 0x2 0     MBUS_ID(0x08, 0xe8) 0       1 0 /* Port 1.0 MEM */
56                                 0x81000000 0x2 0     MBUS_ID(0x08, 0xe0) 0       1 0 /* Port 1.0 IO  */>;
57
58                         pcie@1,0 {
59                                 device_type = "pci";
60                                 assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
61                                 reg = <0x0800 0 0 0 0>;
62                                 #address-cells = <3>;
63                                 #size-cells = <2>;
64                                 #interrupt-cells = <1>;
65                                 ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
66                                           0x81000000 0 0 0x81000000 0x1 0 1 0>;
67                                 interrupt-map-mask = <0 0 0 0>;
68                                 interrupt-map = <0 0 0 0 &mpic 58>;
69                                 marvell,pcie-port = <0>;
70                                 marvell,pcie-lane = <0>;
71                                 clocks = <&gateclk 5>;
72                                 status = "disabled";
73                         };
74
75                         pcie@2,0 {
76                                 device_type = "pci";
77                                 assigned-addresses = <0x82002800 0 0x80000 0 0x2000>;
78                                 reg = <0x1000 0 0 0 0>;
79                                 #address-cells = <3>;
80                                 #size-cells = <2>;
81                                 #interrupt-cells = <1>;
82                                 ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0
83                                           0x81000000 0 0 0x81000000 0x2 0 1 0>;
84                                 interrupt-map-mask = <0 0 0 0>;
85                                 interrupt-map = <0 0 0 0 &mpic 62>;
86                                 marvell,pcie-port = <1>;
87                                 marvell,pcie-lane = <0>;
88                                 clocks = <&gateclk 9>;
89                                 status = "disabled";
90                         };
91                 };
92
93                 internal-regs {
94                         system-controller@18200 {
95                                 compatible = "marvell,armada-370-xp-system-controller";
96                                 reg = <0x18200 0x100>;
97                         };
98
99                         L2: l2-cache {
100                                 compatible = "marvell,aurora-outer-cache";
101                                 reg = <0x08000 0x1000>;
102                                 cache-id-part = <0x100>;
103                                 wt-override;
104                         };
105
106                         interrupt-controller@20000 {
107                                 reg = <0x20a00 0x1d0>, <0x21870 0x58>;
108                         };
109
110                         pinctrl {
111                                 compatible = "marvell,mv88f6710-pinctrl";
112                                 reg = <0x18000 0x38>;
113
114                                 sdio_pins1: sdio-pins1 {
115                                         marvell,pins = "mpp9",  "mpp11", "mpp12",
116                                                         "mpp13", "mpp14", "mpp15";
117                                         marvell,function = "sd0";
118                                 };
119
120                                 sdio_pins2: sdio-pins2 {
121                                         marvell,pins = "mpp47", "mpp48", "mpp49",
122                                                         "mpp50", "mpp51", "mpp52";
123                                         marvell,function = "sd0";
124                                 };
125
126                                 sdio_pins3: sdio-pins3 {
127                                         marvell,pins = "mpp48", "mpp49", "mpp50",
128                                                         "mpp51", "mpp52", "mpp53";
129                                         marvell,function = "sd0";
130                                 };
131                         };
132
133                         gpio0: gpio@18100 {
134                                 compatible = "marvell,orion-gpio";
135                                 reg = <0x18100 0x40>;
136                                 ngpios = <32>;
137                                 gpio-controller;
138                                 #gpio-cells = <2>;
139                                 interrupt-controller;
140                                 #interrupt-cells = <2>;
141                                 interrupts = <82>, <83>, <84>, <85>;
142                         };
143
144                         gpio1: gpio@18140 {
145                                 compatible = "marvell,orion-gpio";
146                                 reg = <0x18140 0x40>;
147                                 ngpios = <32>;
148                                 gpio-controller;
149                                 #gpio-cells = <2>;
150                                 interrupt-controller;
151                                 #interrupt-cells = <2>;
152                                 interrupts = <87>, <88>, <89>, <90>;
153                         };
154
155                         gpio2: gpio@18180 {
156                                 compatible = "marvell,orion-gpio";
157                                 reg = <0x18180 0x40>;
158                                 ngpios = <2>;
159                                 gpio-controller;
160                                 #gpio-cells = <2>;
161                                 interrupt-controller;
162                                 #interrupt-cells = <2>;
163                                 interrupts = <91>;
164                         };
165
166                         timer@20300 {
167                                 compatible = "marvell,armada-370-timer";
168                                 clocks = <&coreclk 2>;
169                         };
170
171                         coreclk: mvebu-sar@18230 {
172                                 compatible = "marvell,armada-370-core-clock";
173                                 reg = <0x18230 0x08>;
174                                 #clock-cells = <1>;
175                         };
176
177                         gateclk: clock-gating-control@18220 {
178                                 compatible = "marvell,armada-370-gating-clock";
179                                 reg = <0x18220 0x4>;
180                                 clocks = <&coreclk 0>;
181                                 #clock-cells = <1>;
182                         };
183
184                         xor@60800 {
185                                 compatible = "marvell,orion-xor";
186                                 reg = <0x60800 0x100
187                                        0x60A00 0x100>;
188                                 status = "okay";
189
190                                 xor00 {
191                                         interrupts = <51>;
192                                         dmacap,memcpy;
193                                         dmacap,xor;
194                                 };
195                                 xor01 {
196                                         interrupts = <52>;
197                                         dmacap,memcpy;
198                                         dmacap,xor;
199                                         dmacap,memset;
200                                 };
201                         };
202
203                         xor@60900 {
204                                 compatible = "marvell,orion-xor";
205                                 reg = <0x60900 0x100
206                                        0x60b00 0x100>;
207                                 status = "okay";
208
209                                 xor10 {
210                                         interrupts = <94>;
211                                         dmacap,memcpy;
212                                         dmacap,xor;
213                                 };
214                                 xor11 {
215                                         interrupts = <95>;
216                                         dmacap,memcpy;
217                                         dmacap,xor;
218                                         dmacap,memset;
219                                 };
220                         };
221
222                         i2c0: i2c@11000 {
223                                 reg = <0x11000 0x20>;
224                         };
225
226                         i2c1: i2c@11100 {
227                                 reg = <0x11100 0x20>;
228                         };
229
230                         usb@50000 {
231                                 clocks = <&coreclk 0>;
232                         };
233
234                         usb@51000 {
235                                 clocks = <&coreclk 0>;
236                         };
237
238                         thermal@18300 {
239                                 compatible = "marvell,armada370-thermal";
240                                 reg = <0x18300 0x4
241                                         0x18304 0x4>;
242                                 status = "okay";
243                         };
244                 };
245         };
246 };