dmaengine: omap-dma: consolidate writes to DMA registers
authorRussell King <rmk+kernel@arm.linux.org.uk>
Sat, 2 Nov 2013 14:41:42 +0000 (14:41 +0000)
committerRussell King <rmk+kernel@arm.linux.org.uk>
Thu, 3 Apr 2014 23:27:47 +0000 (00:27 +0100)
There's no need to keep writing registers which don't change value in
omap_dma_start_sg().  Move this into omap_dma_start_desc() and merge
the register updates together.

Acked-by: Tony Lindgren <tony@atomide.com>
Acked-by: Vinod Koul <vinod.koul@intel.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
drivers/dma/omap-dma.c

index 47a3fa5bc38ebce43891963898859dd83a195b1a..8c5c862f01ed12a265cd395c9916a2801f079a6c 100644 (file)
@@ -99,40 +99,75 @@ static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
        unsigned idx)
 {
        struct omap_sg *sg = d->sg + idx;
+
+       if (d->dir == DMA_DEV_TO_MEM) {
+               c->plat->dma_write(sg->addr, CDSA, c->dma_ch);
+               c->plat->dma_write(0, CDEI, c->dma_ch);
+               c->plat->dma_write(0, CDFI, c->dma_ch);
+       } else {
+               c->plat->dma_write(sg->addr, CSSA, c->dma_ch);
+               c->plat->dma_write(0, CSEI, c->dma_ch);
+               c->plat->dma_write(0, CSFI, c->dma_ch);
+       }
+
+       c->plat->dma_write(sg->en, CEN, c->dma_ch);
+       c->plat->dma_write(sg->fn, CFN, c->dma_ch);
+
+       omap_start_dma(c->dma_ch);
+}
+
+static void omap_dma_start_desc(struct omap_chan *c)
+{
+       struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
+       struct omap_desc *d;
        uint32_t val;
 
+       if (!vd) {
+               c->desc = NULL;
+               return;
+       }
+
+       list_del(&vd->node);
+
+       c->desc = d = to_omap_dma_desc(&vd->tx);
+       c->sgidx = 0;
+
        if (d->dir == DMA_DEV_TO_MEM) {
                if (dma_omap1()) {
                        val = c->plat->dma_read(CSDP, c->dma_ch);
-                       val &= ~(0x1f << 9);
+                       val &= ~(0x1f << 9 | 0x1f << 2);
                        val |= OMAP_DMA_PORT_EMIFF << 9;
+                       val |= d->periph_port << 2;
                        c->plat->dma_write(val, CSDP, c->dma_ch);
                }
 
                val = c->plat->dma_read(CCR, c->dma_ch);
-               val &= ~(0x03 << 14);
+               val &= ~(0x03 << 14 | 0x03 << 12);
                val |= OMAP_DMA_AMODE_POST_INC << 14;
+               val |= OMAP_DMA_AMODE_CONSTANT << 12;
                c->plat->dma_write(val, CCR, c->dma_ch);
 
-               c->plat->dma_write(sg->addr, CDSA, c->dma_ch);
-               c->plat->dma_write(0, CDEI, c->dma_ch);
-               c->plat->dma_write(0, CDFI, c->dma_ch);
+               c->plat->dma_write(d->dev_addr, CSSA, c->dma_ch);
+               c->plat->dma_write(0, CSEI, c->dma_ch);
+               c->plat->dma_write(d->fi, CSFI, c->dma_ch);
        } else {
                if (dma_omap1()) {
                        val = c->plat->dma_read(CSDP, c->dma_ch);
-                       val &= ~(0x1f << 2);
+                       val &= ~(0x1f << 9 | 0x1f << 2);
+                       val |= d->periph_port << 9;
                        val |= OMAP_DMA_PORT_EMIFF << 2;
                        c->plat->dma_write(val, CSDP, c->dma_ch);
                }
 
                val = c->plat->dma_read(CCR, c->dma_ch);
-               val &= ~(0x03 << 12);
+               val &= ~(0x03 << 12 | 0x03 << 14);
+               val |= OMAP_DMA_AMODE_CONSTANT << 14;
                val |= OMAP_DMA_AMODE_POST_INC << 12;
                c->plat->dma_write(val, CCR, c->dma_ch);
 
-               c->plat->dma_write(sg->addr, CSSA, c->dma_ch);
-               c->plat->dma_write(0, CSEI, c->dma_ch);
-               c->plat->dma_write(0, CSFI, c->dma_ch);
+               c->plat->dma_write(d->dev_addr, CDSA, c->dma_ch);
+               c->plat->dma_write(0, CDEI, c->dma_ch);
+               c->plat->dma_write(d->fi, CDFI, c->dma_ch);
        }
 
        val = c->plat->dma_read(CSDP, c->dma_ch);
@@ -156,91 +191,29 @@ static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
                val = c->plat->dma_read(CCR, c->dma_ch);
 
                /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
-               val &= ~((1 << 23) | (3 << 19) | 0x1f);
+               val &= ~(1 << 24 | 1 << 23 | 3 << 19 | 1 << 18 | 1 << 5 | 0x1f);
                val |= (c->dma_sig & ~0x1f) << 14;
                val |= c->dma_sig & 0x1f;
 
                if (d->sync_mode & OMAP_DMA_SYNC_FRAME)
                        val |= 1 << 5;
-               else
-                       val &= ~(1 << 5);
 
                if (d->sync_mode & OMAP_DMA_SYNC_BLOCK)
                        val |= 1 << 18;
-               else
-                       val &= ~(1 << 18);
 
                switch (d->sync_type) {
-               case OMAP_DMA_DST_SYNC_PREFETCH:
-                       val &= ~(1 << 24);      /* dest synch */
+               case OMAP_DMA_DST_SYNC_PREFETCH:/* dest synch */
                        val |= 1 << 23;         /* Prefetch */
                        break;
                case 0:
-                       val &= ~(1 << 24);      /* dest synch */
                        break;
                default:
-                       val |= 1 << 24;         /* source synch */
+                       val |= 1 << 24;         /* source synch */
                        break;
                }
                c->plat->dma_write(val, CCR, c->dma_ch);
        }
 
-       c->plat->dma_write(sg->en, CEN, c->dma_ch);
-       c->plat->dma_write(sg->fn, CFN, c->dma_ch);
-
-       omap_start_dma(c->dma_ch);
-}
-
-static void omap_dma_start_desc(struct omap_chan *c)
-{
-       struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
-       struct omap_desc *d;
-       uint32_t val;
-
-       if (!vd) {
-               c->desc = NULL;
-               return;
-       }
-
-       list_del(&vd->node);
-
-       c->desc = d = to_omap_dma_desc(&vd->tx);
-       c->sgidx = 0;
-
-       if (d->dir == DMA_DEV_TO_MEM) {
-               if (dma_omap1()) {
-                       val = c->plat->dma_read(CSDP, c->dma_ch);
-                       val &= ~(0x1f << 2);
-                       val |= d->periph_port << 2;
-                       c->plat->dma_write(val, CSDP, c->dma_ch);
-               }
-
-               val = c->plat->dma_read(CCR, c->dma_ch);
-               val &= ~(0x03 << 12);
-               val |= OMAP_DMA_AMODE_CONSTANT << 12;
-               c->plat->dma_write(val, CCR, c->dma_ch);
-
-               c->plat->dma_write(d->dev_addr, CSSA, c->dma_ch);
-               c->plat->dma_write(0, CSEI, c->dma_ch);
-               c->plat->dma_write(d->fi, CSFI, c->dma_ch);
-       } else {
-               if (dma_omap1()) {
-                       val = c->plat->dma_read(CSDP, c->dma_ch);
-                       val &= ~(0x1f << 9);
-                       val |= d->periph_port << 9;
-                       c->plat->dma_write(val, CSDP, c->dma_ch);
-               }
-
-               val = c->plat->dma_read(CCR, c->dma_ch);
-               val &= ~(0x03 << 14);
-               val |= OMAP_DMA_AMODE_CONSTANT << 14;
-               c->plat->dma_write(val, CCR, c->dma_ch);
-
-               c->plat->dma_write(d->dev_addr, CDSA, c->dma_ch);
-               c->plat->dma_write(0, CDEI, c->dma_ch);
-               c->plat->dma_write(d->fi, CDFI, c->dma_ch);
-       }
-
        omap_dma_start_sg(c, d, 0);
 }