Merge tag 'rdma-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/roland...
[linux.git] / drivers / spi / spi-fsl-spi.c
1 /*
2  * Freescale SPI controller driver.
3  *
4  * Maintainer: Kumar Gala
5  *
6  * Copyright (C) 2006 Polycom, Inc.
7  * Copyright 2010 Freescale Semiconductor, Inc.
8  *
9  * CPM SPI and QE buffer descriptors mode support:
10  * Copyright (c) 2009  MontaVista Software, Inc.
11  * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
12  *
13  * GRLIB support:
14  * Copyright (c) 2012 Aeroflex Gaisler AB.
15  * Author: Andreas Larsson <andreas@gaisler.com>
16  *
17  * This program is free software; you can redistribute  it and/or modify it
18  * under  the terms of  the GNU General  Public License as published by the
19  * Free Software Foundation;  either version 2 of the  License, or (at your
20  * option) any later version.
21  */
22 #include <linux/module.h>
23 #include <linux/types.h>
24 #include <linux/kernel.h>
25 #include <linux/interrupt.h>
26 #include <linux/delay.h>
27 #include <linux/irq.h>
28 #include <linux/spi/spi.h>
29 #include <linux/spi/spi_bitbang.h>
30 #include <linux/platform_device.h>
31 #include <linux/fsl_devices.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/mm.h>
34 #include <linux/mutex.h>
35 #include <linux/of.h>
36 #include <linux/of_platform.h>
37 #include <linux/of_address.h>
38 #include <linux/of_irq.h>
39 #include <linux/gpio.h>
40 #include <linux/of_gpio.h>
41
42 #include "spi-fsl-lib.h"
43 #include "spi-fsl-cpm.h"
44 #include "spi-fsl-spi.h"
45
46 #define TYPE_FSL        0
47 #define TYPE_GRLIB      1
48
49 struct fsl_spi_match_data {
50         int type;
51 };
52
53 static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
54         .type = TYPE_FSL,
55 };
56
57 static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
58         .type = TYPE_GRLIB,
59 };
60
61 static struct of_device_id of_fsl_spi_match[] = {
62         {
63                 .compatible = "fsl,spi",
64                 .data = &of_fsl_spi_fsl_config,
65         },
66         {
67                 .compatible = "aeroflexgaisler,spictrl",
68                 .data = &of_fsl_spi_grlib_config,
69         },
70         {}
71 };
72 MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
73
74 static int fsl_spi_get_type(struct device *dev)
75 {
76         const struct of_device_id *match;
77
78         if (dev->of_node) {
79                 match = of_match_node(of_fsl_spi_match, dev->of_node);
80                 if (match && match->data)
81                         return ((struct fsl_spi_match_data *)match->data)->type;
82         }
83         return TYPE_FSL;
84 }
85
86 static void fsl_spi_change_mode(struct spi_device *spi)
87 {
88         struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
89         struct spi_mpc8xxx_cs *cs = spi->controller_state;
90         struct fsl_spi_reg *reg_base = mspi->reg_base;
91         __be32 __iomem *mode = &reg_base->mode;
92         unsigned long flags;
93
94         if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
95                 return;
96
97         /* Turn off IRQs locally to minimize time that SPI is disabled. */
98         local_irq_save(flags);
99
100         /* Turn off SPI unit prior changing mode */
101         mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
102
103         /* When in CPM mode, we need to reinit tx and rx. */
104         if (mspi->flags & SPI_CPM_MODE) {
105                 fsl_spi_cpm_reinit_txrx(mspi);
106         }
107         mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108         local_irq_restore(flags);
109 }
110
111 static void fsl_spi_chipselect(struct spi_device *spi, int value)
112 {
113         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
114         struct fsl_spi_platform_data *pdata;
115         bool pol = spi->mode & SPI_CS_HIGH;
116         struct spi_mpc8xxx_cs   *cs = spi->controller_state;
117
118         pdata = spi->dev.parent->parent->platform_data;
119
120         if (value == BITBANG_CS_INACTIVE) {
121                 if (pdata->cs_control)
122                         pdata->cs_control(spi, !pol);
123         }
124
125         if (value == BITBANG_CS_ACTIVE) {
126                 mpc8xxx_spi->rx_shift = cs->rx_shift;
127                 mpc8xxx_spi->tx_shift = cs->tx_shift;
128                 mpc8xxx_spi->get_rx = cs->get_rx;
129                 mpc8xxx_spi->get_tx = cs->get_tx;
130
131                 fsl_spi_change_mode(spi);
132
133                 if (pdata->cs_control)
134                         pdata->cs_control(spi, pol);
135         }
136 }
137
138 static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
139                                       int bits_per_word, int msb_first)
140 {
141         *rx_shift = 0;
142         *tx_shift = 0;
143         if (msb_first) {
144                 if (bits_per_word <= 8) {
145                         *rx_shift = 16;
146                         *tx_shift = 24;
147                 } else if (bits_per_word <= 16) {
148                         *rx_shift = 16;
149                         *tx_shift = 16;
150                 }
151         } else {
152                 if (bits_per_word <= 8)
153                         *rx_shift = 8;
154         }
155 }
156
157 static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
158                                      int bits_per_word, int msb_first)
159 {
160         *rx_shift = 0;
161         *tx_shift = 0;
162         if (bits_per_word <= 16) {
163                 if (msb_first) {
164                         *rx_shift = 16; /* LSB in bit 16 */
165                         *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
166                 } else {
167                         *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
168                 }
169         }
170 }
171
172 static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
173                                 struct spi_device *spi,
174                                 struct mpc8xxx_spi *mpc8xxx_spi,
175                                 int bits_per_word)
176 {
177         cs->rx_shift = 0;
178         cs->tx_shift = 0;
179         if (bits_per_word <= 8) {
180                 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
181                 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
182         } else if (bits_per_word <= 16) {
183                 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
184                 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
185         } else if (bits_per_word <= 32) {
186                 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
187                 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
188         } else
189                 return -EINVAL;
190
191         if (mpc8xxx_spi->set_shifts)
192                 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
193                                         bits_per_word,
194                                         !(spi->mode & SPI_LSB_FIRST));
195
196         mpc8xxx_spi->rx_shift = cs->rx_shift;
197         mpc8xxx_spi->tx_shift = cs->tx_shift;
198         mpc8xxx_spi->get_rx = cs->get_rx;
199         mpc8xxx_spi->get_tx = cs->get_tx;
200
201         return bits_per_word;
202 }
203
204 static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
205                                 struct spi_device *spi,
206                                 int bits_per_word)
207 {
208         /* QE uses Little Endian for words > 8
209          * so transform all words > 8 into 8 bits
210          * Unfortnatly that doesn't work for LSB so
211          * reject these for now */
212         /* Note: 32 bits word, LSB works iff
213          * tfcr/rfcr is set to CPMFCR_GBL */
214         if (spi->mode & SPI_LSB_FIRST &&
215             bits_per_word > 8)
216                 return -EINVAL;
217         if (bits_per_word > 8)
218                 return 8; /* pretend its 8 bits */
219         return bits_per_word;
220 }
221
222 static int fsl_spi_setup_transfer(struct spi_device *spi,
223                                         struct spi_transfer *t)
224 {
225         struct mpc8xxx_spi *mpc8xxx_spi;
226         int bits_per_word = 0;
227         u8 pm;
228         u32 hz = 0;
229         struct spi_mpc8xxx_cs   *cs = spi->controller_state;
230
231         mpc8xxx_spi = spi_master_get_devdata(spi->master);
232
233         if (t) {
234                 bits_per_word = t->bits_per_word;
235                 hz = t->speed_hz;
236         }
237
238         /* spi_transfer level calls that work per-word */
239         if (!bits_per_word)
240                 bits_per_word = spi->bits_per_word;
241
242         if (!hz)
243                 hz = spi->max_speed_hz;
244
245         if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
246                 bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
247                                                            mpc8xxx_spi,
248                                                            bits_per_word);
249         else if (mpc8xxx_spi->flags & SPI_QE)
250                 bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
251                                                           bits_per_word);
252
253         if (bits_per_word < 0)
254                 return bits_per_word;
255
256         if (bits_per_word == 32)
257                 bits_per_word = 0;
258         else
259                 bits_per_word = bits_per_word - 1;
260
261         /* mask out bits we are going to set */
262         cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
263                                   | SPMODE_PM(0xF));
264
265         cs->hw_mode |= SPMODE_LEN(bits_per_word);
266
267         if ((mpc8xxx_spi->spibrg / hz) > 64) {
268                 cs->hw_mode |= SPMODE_DIV16;
269                 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
270
271                 WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
272                           "Will use %d Hz instead.\n", dev_name(&spi->dev),
273                           hz, mpc8xxx_spi->spibrg / 1024);
274                 if (pm > 16)
275                         pm = 16;
276         } else {
277                 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
278         }
279         if (pm)
280                 pm--;
281
282         cs->hw_mode |= SPMODE_PM(pm);
283
284         fsl_spi_change_mode(spi);
285         return 0;
286 }
287
288 static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
289                                 struct spi_transfer *t, unsigned int len)
290 {
291         u32 word;
292         struct fsl_spi_reg *reg_base = mspi->reg_base;
293
294         mspi->count = len;
295
296         /* enable rx ints */
297         mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
298
299         /* transmit word */
300         word = mspi->get_tx(mspi);
301         mpc8xxx_spi_write_reg(&reg_base->transmit, word);
302
303         return 0;
304 }
305
306 static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
307                             bool is_dma_mapped)
308 {
309         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
310         struct fsl_spi_reg *reg_base;
311         unsigned int len = t->len;
312         u8 bits_per_word;
313         int ret;
314
315         reg_base = mpc8xxx_spi->reg_base;
316         bits_per_word = spi->bits_per_word;
317         if (t->bits_per_word)
318                 bits_per_word = t->bits_per_word;
319
320         if (bits_per_word > 8) {
321                 /* invalid length? */
322                 if (len & 1)
323                         return -EINVAL;
324                 len /= 2;
325         }
326         if (bits_per_word > 16) {
327                 /* invalid length? */
328                 if (len & 1)
329                         return -EINVAL;
330                 len /= 2;
331         }
332
333         mpc8xxx_spi->tx = t->tx_buf;
334         mpc8xxx_spi->rx = t->rx_buf;
335
336         reinit_completion(&mpc8xxx_spi->done);
337
338         if (mpc8xxx_spi->flags & SPI_CPM_MODE)
339                 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
340         else
341                 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
342         if (ret)
343                 return ret;
344
345         wait_for_completion(&mpc8xxx_spi->done);
346
347         /* disable rx ints */
348         mpc8xxx_spi_write_reg(&reg_base->mask, 0);
349
350         if (mpc8xxx_spi->flags & SPI_CPM_MODE)
351                 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
352
353         return mpc8xxx_spi->count;
354 }
355
356 static void fsl_spi_do_one_msg(struct spi_message *m)
357 {
358         struct spi_device *spi = m->spi;
359         struct spi_transfer *t, *first;
360         unsigned int cs_change;
361         const int nsecs = 50;
362         int status;
363
364         /* Don't allow changes if CS is active */
365         first = list_first_entry(&m->transfers, struct spi_transfer,
366                         transfer_list);
367         list_for_each_entry(t, &m->transfers, transfer_list) {
368                 if ((first->bits_per_word != t->bits_per_word) ||
369                         (first->speed_hz != t->speed_hz)) {
370                         status = -EINVAL;
371                         dev_err(&spi->dev,
372                                 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
373                         return;
374                 }
375         }
376
377         cs_change = 1;
378         status = -EINVAL;
379         list_for_each_entry(t, &m->transfers, transfer_list) {
380                 if (t->bits_per_word || t->speed_hz) {
381                         if (cs_change)
382                                 status = fsl_spi_setup_transfer(spi, t);
383                         if (status < 0)
384                                 break;
385                 }
386
387                 if (cs_change) {
388                         fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
389                         ndelay(nsecs);
390                 }
391                 cs_change = t->cs_change;
392                 if (t->len)
393                         status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
394                 if (status) {
395                         status = -EMSGSIZE;
396                         break;
397                 }
398                 m->actual_length += t->len;
399
400                 if (t->delay_usecs)
401                         udelay(t->delay_usecs);
402
403                 if (cs_change) {
404                         ndelay(nsecs);
405                         fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
406                         ndelay(nsecs);
407                 }
408         }
409
410         m->status = status;
411         m->complete(m->context);
412
413         if (status || !cs_change) {
414                 ndelay(nsecs);
415                 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
416         }
417
418         fsl_spi_setup_transfer(spi, NULL);
419 }
420
421 static int fsl_spi_setup(struct spi_device *spi)
422 {
423         struct mpc8xxx_spi *mpc8xxx_spi;
424         struct fsl_spi_reg *reg_base;
425         int retval;
426         u32 hw_mode;
427         struct spi_mpc8xxx_cs   *cs = spi->controller_state;
428
429         if (!spi->max_speed_hz)
430                 return -EINVAL;
431
432         if (!cs) {
433                 cs = kzalloc(sizeof *cs, GFP_KERNEL);
434                 if (!cs)
435                         return -ENOMEM;
436                 spi->controller_state = cs;
437         }
438         mpc8xxx_spi = spi_master_get_devdata(spi->master);
439
440         reg_base = mpc8xxx_spi->reg_base;
441
442         hw_mode = cs->hw_mode; /* Save original settings */
443         cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
444         /* mask out bits we are going to set */
445         cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
446                          | SPMODE_REV | SPMODE_LOOP);
447
448         if (spi->mode & SPI_CPHA)
449                 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
450         if (spi->mode & SPI_CPOL)
451                 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
452         if (!(spi->mode & SPI_LSB_FIRST))
453                 cs->hw_mode |= SPMODE_REV;
454         if (spi->mode & SPI_LOOP)
455                 cs->hw_mode |= SPMODE_LOOP;
456
457         retval = fsl_spi_setup_transfer(spi, NULL);
458         if (retval < 0) {
459                 cs->hw_mode = hw_mode; /* Restore settings */
460                 return retval;
461         }
462
463         if (mpc8xxx_spi->type == TYPE_GRLIB) {
464                 if (gpio_is_valid(spi->cs_gpio)) {
465                         int desel;
466
467                         retval = gpio_request(spi->cs_gpio,
468                                               dev_name(&spi->dev));
469                         if (retval)
470                                 return retval;
471
472                         desel = !(spi->mode & SPI_CS_HIGH);
473                         retval = gpio_direction_output(spi->cs_gpio, desel);
474                         if (retval) {
475                                 gpio_free(spi->cs_gpio);
476                                 return retval;
477                         }
478                 } else if (spi->cs_gpio != -ENOENT) {
479                         if (spi->cs_gpio < 0)
480                                 return spi->cs_gpio;
481                         return -EINVAL;
482                 }
483                 /* When spi->cs_gpio == -ENOENT, a hole in the phandle list
484                  * indicates to use native chipselect if present, or allow for
485                  * an always selected chip
486                  */
487         }
488
489         /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
490         fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
491
492         return 0;
493 }
494
495 static void fsl_spi_cleanup(struct spi_device *spi)
496 {
497         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
498
499         if (mpc8xxx_spi->type == TYPE_GRLIB && gpio_is_valid(spi->cs_gpio))
500                 gpio_free(spi->cs_gpio);
501 }
502
503 static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
504 {
505         struct fsl_spi_reg *reg_base = mspi->reg_base;
506
507         /* We need handle RX first */
508         if (events & SPIE_NE) {
509                 u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
510
511                 if (mspi->rx)
512                         mspi->get_rx(rx_data, mspi);
513         }
514
515         if ((events & SPIE_NF) == 0)
516                 /* spin until TX is done */
517                 while (((events =
518                         mpc8xxx_spi_read_reg(&reg_base->event)) &
519                                                 SPIE_NF) == 0)
520                         cpu_relax();
521
522         /* Clear the events */
523         mpc8xxx_spi_write_reg(&reg_base->event, events);
524
525         mspi->count -= 1;
526         if (mspi->count) {
527                 u32 word = mspi->get_tx(mspi);
528
529                 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
530         } else {
531                 complete(&mspi->done);
532         }
533 }
534
535 static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
536 {
537         struct mpc8xxx_spi *mspi = context_data;
538         irqreturn_t ret = IRQ_NONE;
539         u32 events;
540         struct fsl_spi_reg *reg_base = mspi->reg_base;
541
542         /* Get interrupt events(tx/rx) */
543         events = mpc8xxx_spi_read_reg(&reg_base->event);
544         if (events)
545                 ret = IRQ_HANDLED;
546
547         dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
548
549         if (mspi->flags & SPI_CPM_MODE)
550                 fsl_spi_cpm_irq(mspi, events);
551         else
552                 fsl_spi_cpu_irq(mspi, events);
553
554         return ret;
555 }
556
557 static void fsl_spi_remove(struct mpc8xxx_spi *mspi)
558 {
559         iounmap(mspi->reg_base);
560         fsl_spi_cpm_free(mspi);
561 }
562
563 static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
564 {
565         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
566         struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
567         u32 slvsel;
568         u16 cs = spi->chip_select;
569
570         if (gpio_is_valid(spi->cs_gpio)) {
571                 gpio_set_value(spi->cs_gpio, on);
572         } else if (cs < mpc8xxx_spi->native_chipselects) {
573                 slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
574                 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
575                 mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
576         }
577 }
578
579 static void fsl_spi_grlib_probe(struct device *dev)
580 {
581         struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
582         struct spi_master *master = dev_get_drvdata(dev);
583         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
584         struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
585         int mbits;
586         u32 capabilities;
587
588         capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
589
590         mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
591         mbits = SPCAP_MAXWLEN(capabilities);
592         if (mbits)
593                 mpc8xxx_spi->max_bits_per_word = mbits + 1;
594
595         mpc8xxx_spi->native_chipselects = 0;
596         if (SPCAP_SSEN(capabilities)) {
597                 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
598                 mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
599         }
600         master->num_chipselect = mpc8xxx_spi->native_chipselects;
601         pdata->cs_control = fsl_spi_grlib_cs_control;
602 }
603
604 static struct spi_master * fsl_spi_probe(struct device *dev,
605                 struct resource *mem, unsigned int irq)
606 {
607         struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
608         struct spi_master *master;
609         struct mpc8xxx_spi *mpc8xxx_spi;
610         struct fsl_spi_reg *reg_base;
611         u32 regval;
612         int ret = 0;
613
614         master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
615         if (master == NULL) {
616                 ret = -ENOMEM;
617                 goto err;
618         }
619
620         dev_set_drvdata(dev, master);
621
622         ret = mpc8xxx_spi_probe(dev, mem, irq);
623         if (ret)
624                 goto err_probe;
625
626         master->setup = fsl_spi_setup;
627         master->cleanup = fsl_spi_cleanup;
628
629         mpc8xxx_spi = spi_master_get_devdata(master);
630         mpc8xxx_spi->spi_do_one_msg = fsl_spi_do_one_msg;
631         mpc8xxx_spi->spi_remove = fsl_spi_remove;
632         mpc8xxx_spi->max_bits_per_word = 32;
633         mpc8xxx_spi->type = fsl_spi_get_type(dev);
634
635         ret = fsl_spi_cpm_init(mpc8xxx_spi);
636         if (ret)
637                 goto err_cpm_init;
638
639         mpc8xxx_spi->reg_base = ioremap(mem->start, resource_size(mem));
640         if (mpc8xxx_spi->reg_base == NULL) {
641                 ret = -ENOMEM;
642                 goto err_ioremap;
643         }
644
645         if (mpc8xxx_spi->type == TYPE_GRLIB)
646                 fsl_spi_grlib_probe(dev);
647
648         master->bits_per_word_mask =
649                 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
650                 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
651
652         if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
653                 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
654
655         if (mpc8xxx_spi->set_shifts)
656                 /* 8 bits per word and MSB first */
657                 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
658                                         &mpc8xxx_spi->tx_shift, 8, 1);
659
660         /* Register for SPI Interrupt */
661         ret = request_irq(mpc8xxx_spi->irq, fsl_spi_irq,
662                           0, "fsl_spi", mpc8xxx_spi);
663
664         if (ret != 0)
665                 goto free_irq;
666
667         reg_base = mpc8xxx_spi->reg_base;
668
669         /* SPI controller initializations */
670         mpc8xxx_spi_write_reg(&reg_base->mode, 0);
671         mpc8xxx_spi_write_reg(&reg_base->mask, 0);
672         mpc8xxx_spi_write_reg(&reg_base->command, 0);
673         mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
674
675         /* Enable SPI interface */
676         regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
677         if (mpc8xxx_spi->max_bits_per_word < 8) {
678                 regval &= ~SPMODE_LEN(0xF);
679                 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
680         }
681         if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
682                 regval |= SPMODE_OP;
683
684         mpc8xxx_spi_write_reg(&reg_base->mode, regval);
685
686         ret = spi_register_master(master);
687         if (ret < 0)
688                 goto unreg_master;
689
690         dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
691                  mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
692
693         return master;
694
695 unreg_master:
696         free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
697 free_irq:
698         iounmap(mpc8xxx_spi->reg_base);
699 err_ioremap:
700         fsl_spi_cpm_free(mpc8xxx_spi);
701 err_cpm_init:
702 err_probe:
703         spi_master_put(master);
704 err:
705         return ERR_PTR(ret);
706 }
707
708 static void fsl_spi_cs_control(struct spi_device *spi, bool on)
709 {
710         struct device *dev = spi->dev.parent->parent;
711         struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
712         struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
713         u16 cs = spi->chip_select;
714         int gpio = pinfo->gpios[cs];
715         bool alow = pinfo->alow_flags[cs];
716
717         gpio_set_value(gpio, on ^ alow);
718 }
719
720 static int of_fsl_spi_get_chipselects(struct device *dev)
721 {
722         struct device_node *np = dev->of_node;
723         struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
724         struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
725         int ngpios;
726         int i = 0;
727         int ret;
728
729         ngpios = of_gpio_count(np);
730         if (ngpios <= 0) {
731                 /*
732                  * SPI w/o chip-select line. One SPI device is still permitted
733                  * though.
734                  */
735                 pdata->max_chipselect = 1;
736                 return 0;
737         }
738
739         pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
740         if (!pinfo->gpios)
741                 return -ENOMEM;
742         memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
743
744         pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
745                                     GFP_KERNEL);
746         if (!pinfo->alow_flags) {
747                 ret = -ENOMEM;
748                 goto err_alloc_flags;
749         }
750
751         for (; i < ngpios; i++) {
752                 int gpio;
753                 enum of_gpio_flags flags;
754
755                 gpio = of_get_gpio_flags(np, i, &flags);
756                 if (!gpio_is_valid(gpio)) {
757                         dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
758                         ret = gpio;
759                         goto err_loop;
760                 }
761
762                 ret = gpio_request(gpio, dev_name(dev));
763                 if (ret) {
764                         dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
765                         goto err_loop;
766                 }
767
768                 pinfo->gpios[i] = gpio;
769                 pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;
770
771                 ret = gpio_direction_output(pinfo->gpios[i],
772                                             pinfo->alow_flags[i]);
773                 if (ret) {
774                         dev_err(dev, "can't set output direction for gpio "
775                                 "#%d: %d\n", i, ret);
776                         goto err_loop;
777                 }
778         }
779
780         pdata->max_chipselect = ngpios;
781         pdata->cs_control = fsl_spi_cs_control;
782
783         return 0;
784
785 err_loop:
786         while (i >= 0) {
787                 if (gpio_is_valid(pinfo->gpios[i]))
788                         gpio_free(pinfo->gpios[i]);
789                 i--;
790         }
791
792         kfree(pinfo->alow_flags);
793         pinfo->alow_flags = NULL;
794 err_alloc_flags:
795         kfree(pinfo->gpios);
796         pinfo->gpios = NULL;
797         return ret;
798 }
799
800 static int of_fsl_spi_free_chipselects(struct device *dev)
801 {
802         struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
803         struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
804         int i;
805
806         if (!pinfo->gpios)
807                 return 0;
808
809         for (i = 0; i < pdata->max_chipselect; i++) {
810                 if (gpio_is_valid(pinfo->gpios[i]))
811                         gpio_free(pinfo->gpios[i]);
812         }
813
814         kfree(pinfo->gpios);
815         kfree(pinfo->alow_flags);
816         return 0;
817 }
818
819 static int of_fsl_spi_probe(struct platform_device *ofdev)
820 {
821         struct device *dev = &ofdev->dev;
822         struct device_node *np = ofdev->dev.of_node;
823         struct spi_master *master;
824         struct resource mem;
825         int irq, type;
826         int ret = -ENOMEM;
827
828         ret = of_mpc8xxx_spi_probe(ofdev);
829         if (ret)
830                 return ret;
831
832         type = fsl_spi_get_type(&ofdev->dev);
833         if (type == TYPE_FSL) {
834                 ret = of_fsl_spi_get_chipselects(dev);
835                 if (ret)
836                         goto err;
837         }
838
839         ret = of_address_to_resource(np, 0, &mem);
840         if (ret)
841                 goto err;
842
843         irq = irq_of_parse_and_map(np, 0);
844         if (!irq) {
845                 ret = -EINVAL;
846                 goto err;
847         }
848
849         master = fsl_spi_probe(dev, &mem, irq);
850         if (IS_ERR(master)) {
851                 ret = PTR_ERR(master);
852                 goto err;
853         }
854
855         return 0;
856
857 err:
858         if (type == TYPE_FSL)
859                 of_fsl_spi_free_chipselects(dev);
860         return ret;
861 }
862
863 static int of_fsl_spi_remove(struct platform_device *ofdev)
864 {
865         struct spi_master *master = platform_get_drvdata(ofdev);
866         struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
867         int ret;
868
869         ret = mpc8xxx_spi_remove(&ofdev->dev);
870         if (ret)
871                 return ret;
872         if (mpc8xxx_spi->type == TYPE_FSL)
873                 of_fsl_spi_free_chipselects(&ofdev->dev);
874         return 0;
875 }
876
877 static struct platform_driver of_fsl_spi_driver = {
878         .driver = {
879                 .name = "fsl_spi",
880                 .owner = THIS_MODULE,
881                 .of_match_table = of_fsl_spi_match,
882         },
883         .probe          = of_fsl_spi_probe,
884         .remove         = of_fsl_spi_remove,
885 };
886
887 #ifdef CONFIG_MPC832x_RDB
888 /*
889  * XXX XXX XXX
890  * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
891  * only. The driver should go away soon, since newer MPC8323E-RDB's device
892  * tree can work with OpenFirmware driver. But for now we support old trees
893  * as well.
894  */
895 static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
896 {
897         struct resource *mem;
898         int irq;
899         struct spi_master *master;
900
901         if (!dev_get_platdata(&pdev->dev))
902                 return -EINVAL;
903
904         mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
905         if (!mem)
906                 return -EINVAL;
907
908         irq = platform_get_irq(pdev, 0);
909         if (irq <= 0)
910                 return -EINVAL;
911
912         master = fsl_spi_probe(&pdev->dev, mem, irq);
913         return PTR_ERR_OR_ZERO(master);
914 }
915
916 static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
917 {
918         return mpc8xxx_spi_remove(&pdev->dev);
919 }
920
921 MODULE_ALIAS("platform:mpc8xxx_spi");
922 static struct platform_driver mpc8xxx_spi_driver = {
923         .probe = plat_mpc8xxx_spi_probe,
924         .remove = plat_mpc8xxx_spi_remove,
925         .driver = {
926                 .name = "mpc8xxx_spi",
927                 .owner = THIS_MODULE,
928         },
929 };
930
931 static bool legacy_driver_failed;
932
933 static void __init legacy_driver_register(void)
934 {
935         legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
936 }
937
938 static void __exit legacy_driver_unregister(void)
939 {
940         if (legacy_driver_failed)
941                 return;
942         platform_driver_unregister(&mpc8xxx_spi_driver);
943 }
944 #else
945 static void __init legacy_driver_register(void) {}
946 static void __exit legacy_driver_unregister(void) {}
947 #endif /* CONFIG_MPC832x_RDB */
948
949 static int __init fsl_spi_init(void)
950 {
951         legacy_driver_register();
952         return platform_driver_register(&of_fsl_spi_driver);
953 }
954 module_init(fsl_spi_init);
955
956 static void __exit fsl_spi_exit(void)
957 {
958         platform_driver_unregister(&of_fsl_spi_driver);
959         legacy_driver_unregister();
960 }
961 module_exit(fsl_spi_exit);
962
963 MODULE_AUTHOR("Kumar Gala");
964 MODULE_DESCRIPTION("Simple Freescale SPI Driver");
965 MODULE_LICENSE("GPL");