Merge tag 'v4.4.121' into toradex_vf_4.4-next
[linux.git] / drivers / net / phy / micrel.c
1 /*
2  * drivers/net/phy/micrel.c
3  *
4  * Driver for Micrel PHYs
5  *
6  * Author: David J. Choi
7  *
8  * Copyright (c) 2010-2013 Micrel, Inc.
9  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10  *
11  * This program is free software; you can redistribute  it and/or modify it
12  * under  the terms of  the GNU General  Public License as published by the
13  * Free Software Foundation;  either version 2 of the  License, or (at your
14  * option) any later version.
15  *
16  * Support : Micrel Phys:
17  *              Giga phys: ksz9021, ksz9031
18  *              100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
19  *                         ksz8021, ksz8031, ksz8051,
20  *                         ksz8081, ksz8091,
21  *                         ksz8061,
22  *              Switch : ksz8873, ksz886x
23  */
24
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/phy.h>
28 #include <linux/micrel_phy.h>
29 #include <linux/of.h>
30 #include <linux/clk.h>
31
32 /* Operation Mode Strap Override */
33 #define MII_KSZPHY_OMSO                         0x16
34 #define KSZPHY_OMSO_B_CAST_OFF                  BIT(9)
35 #define KSZPHY_OMSO_NAND_TREE_ON                BIT(5)
36 #define KSZPHY_OMSO_RMII_OVERRIDE               BIT(1)
37 #define KSZPHY_OMSO_MII_OVERRIDE                BIT(0)
38
39 /* general Interrupt control/status reg in vendor specific block. */
40 #define MII_KSZPHY_INTCS                        0x1B
41 #define KSZPHY_INTCS_JABBER                     BIT(15)
42 #define KSZPHY_INTCS_RECEIVE_ERR                BIT(14)
43 #define KSZPHY_INTCS_PAGE_RECEIVE               BIT(13)
44 #define KSZPHY_INTCS_PARELLEL                   BIT(12)
45 #define KSZPHY_INTCS_LINK_PARTNER_ACK           BIT(11)
46 #define KSZPHY_INTCS_LINK_DOWN                  BIT(10)
47 #define KSZPHY_INTCS_REMOTE_FAULT               BIT(9)
48 #define KSZPHY_INTCS_LINK_UP                    BIT(8)
49 #define KSZPHY_INTCS_ALL                        (KSZPHY_INTCS_LINK_UP |\
50                                                 KSZPHY_INTCS_LINK_DOWN)
51
52 /* PHY Control 1 */
53 #define MII_KSZPHY_CTRL_1                       0x1e
54
55 /* PHY Control 2 / PHY Control (if no PHY Control 1) */
56 #define MII_KSZPHY_CTRL_2                       0x1f
57 #define MII_KSZPHY_CTRL                         MII_KSZPHY_CTRL_2
58 /* bitmap of PHY register to set interrupt mode */
59 #define KSZPHY_CTRL_INT_ACTIVE_HIGH             BIT(9)
60 #define KSZPHY_RMII_REF_CLK_SEL                 BIT(7)
61
62 /* Write/read to/from extended registers */
63 #define MII_KSZPHY_EXTREG                       0x0b
64 #define KSZPHY_EXTREG_WRITE                     0x8000
65
66 #define MII_KSZPHY_EXTREG_WRITE                 0x0c
67 #define MII_KSZPHY_EXTREG_READ                  0x0d
68
69 /* Extended registers */
70 #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
71 #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
72 #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
73
74 #define PS_TO_REG                               200
75
76 struct kszphy_type {
77         u32 led_mode_reg;
78         u16 interrupt_level_mask;
79         bool has_broadcast_disable;
80         bool has_nand_tree_disable;
81         bool has_rmii_ref_clk_sel;
82 };
83
84 struct kszphy_priv {
85         const struct kszphy_type *type;
86         int led_mode;
87         bool rmii_ref_clk_sel;
88         bool rmii_ref_clk_sel_val;
89 };
90
91 static const struct kszphy_type ksz8021_type = {
92         .led_mode_reg           = MII_KSZPHY_CTRL_2,
93         .has_broadcast_disable  = true,
94         .has_nand_tree_disable  = true,
95         .has_rmii_ref_clk_sel   = true,
96 };
97
98 static const struct kszphy_type ksz8041_type = {
99         .led_mode_reg           = MII_KSZPHY_CTRL_1,
100 };
101
102 static const struct kszphy_type ksz8051_type = {
103         .led_mode_reg           = MII_KSZPHY_CTRL_2,
104         .has_nand_tree_disable  = true,
105 };
106
107 static const struct kszphy_type ksz8081_type = {
108         .led_mode_reg           = MII_KSZPHY_CTRL_2,
109         .has_broadcast_disable  = true,
110         .has_nand_tree_disable  = true,
111         .has_rmii_ref_clk_sel   = true,
112 };
113
114 static const struct kszphy_type ks8737_type = {
115         .interrupt_level_mask   = BIT(14),
116 };
117
118 static const struct kszphy_type ksz9021_type = {
119         .interrupt_level_mask   = BIT(14),
120 };
121
122 static int kszphy_extended_write(struct phy_device *phydev,
123                                 u32 regnum, u16 val)
124 {
125         phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
126         return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
127 }
128
129 static int kszphy_extended_read(struct phy_device *phydev,
130                                 u32 regnum)
131 {
132         phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
133         return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
134 }
135
136 static int kszphy_ack_interrupt(struct phy_device *phydev)
137 {
138         /* bit[7..0] int status, which is a read and clear register. */
139         int rc;
140
141         rc = phy_read(phydev, MII_KSZPHY_INTCS);
142
143         return (rc < 0) ? rc : 0;
144 }
145
146 static int kszphy_config_intr(struct phy_device *phydev)
147 {
148         const struct kszphy_type *type = phydev->drv->driver_data;
149         int temp;
150         u16 mask;
151
152         if (type && type->interrupt_level_mask)
153                 mask = type->interrupt_level_mask;
154         else
155                 mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
156
157         /* set the interrupt pin active low */
158         temp = phy_read(phydev, MII_KSZPHY_CTRL);
159         if (temp < 0)
160                 return temp;
161         temp &= ~mask;
162         phy_write(phydev, MII_KSZPHY_CTRL, temp);
163
164         /* enable / disable interrupts */
165         if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
166                 temp = KSZPHY_INTCS_ALL;
167         else
168                 temp = 0;
169
170         return phy_write(phydev, MII_KSZPHY_INTCS, temp);
171 }
172
173 static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
174 {
175         int ctrl;
176
177         ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
178         if (ctrl < 0)
179                 return ctrl;
180
181         if (val)
182                 ctrl |= KSZPHY_RMII_REF_CLK_SEL;
183         else
184                 ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
185
186         return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
187 }
188
189 static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
190 {
191         int rc, temp, shift;
192
193         switch (reg) {
194         case MII_KSZPHY_CTRL_1:
195                 shift = 14;
196                 break;
197         case MII_KSZPHY_CTRL_2:
198                 shift = 4;
199                 break;
200         default:
201                 return -EINVAL;
202         }
203
204         temp = phy_read(phydev, reg);
205         if (temp < 0) {
206                 rc = temp;
207                 goto out;
208         }
209
210         temp &= ~(3 << shift);
211         temp |= val << shift;
212         rc = phy_write(phydev, reg, temp);
213 out:
214         if (rc < 0)
215                 dev_err(&phydev->dev, "failed to set led mode\n");
216
217         return rc;
218 }
219
220 /* Disable PHY address 0 as the broadcast address, so that it can be used as a
221  * unique (non-broadcast) address on a shared bus.
222  */
223 static int kszphy_broadcast_disable(struct phy_device *phydev)
224 {
225         int ret;
226
227         ret = phy_read(phydev, MII_KSZPHY_OMSO);
228         if (ret < 0)
229                 goto out;
230
231         ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
232 out:
233         if (ret)
234                 dev_err(&phydev->dev, "failed to disable broadcast address\n");
235
236         return ret;
237 }
238
239 static int kszphy_nand_tree_disable(struct phy_device *phydev)
240 {
241         int ret;
242
243         ret = phy_read(phydev, MII_KSZPHY_OMSO);
244         if (ret < 0)
245                 goto out;
246
247         if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
248                 return 0;
249
250         ret = phy_write(phydev, MII_KSZPHY_OMSO,
251                         ret & ~KSZPHY_OMSO_NAND_TREE_ON);
252 out:
253         if (ret)
254                 dev_err(&phydev->dev, "failed to disable NAND tree mode\n");
255
256         return ret;
257 }
258
259 static int kszphy_config_init(struct phy_device *phydev)
260 {
261         struct kszphy_priv *priv = phydev->priv;
262         const struct kszphy_type *type;
263         int ret;
264
265         if (!priv)
266                 return 0;
267
268         type = priv->type;
269
270         if (type->has_broadcast_disable)
271                 kszphy_broadcast_disable(phydev);
272
273         if (type->has_nand_tree_disable)
274                 kszphy_nand_tree_disable(phydev);
275
276         if (priv->rmii_ref_clk_sel) {
277                 ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
278                 if (ret) {
279                         dev_err(&phydev->dev, "failed to set rmii reference clock\n");
280                         return ret;
281                 }
282         }
283
284         if (priv->led_mode >= 0)
285                 kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
286
287         return 0;
288 }
289
290 static int ksz9021_load_values_from_of(struct phy_device *phydev,
291                                        const struct device_node *of_node,
292                                        u16 reg,
293                                        const char *field1, const char *field2,
294                                        const char *field3, const char *field4)
295 {
296         int val1 = -1;
297         int val2 = -2;
298         int val3 = -3;
299         int val4 = -4;
300         int newval;
301         int matches = 0;
302
303         if (!of_property_read_u32(of_node, field1, &val1))
304                 matches++;
305
306         if (!of_property_read_u32(of_node, field2, &val2))
307                 matches++;
308
309         if (!of_property_read_u32(of_node, field3, &val3))
310                 matches++;
311
312         if (!of_property_read_u32(of_node, field4, &val4))
313                 matches++;
314
315         if (!matches)
316                 return 0;
317
318         if (matches < 4)
319                 newval = kszphy_extended_read(phydev, reg);
320         else
321                 newval = 0;
322
323         if (val1 != -1)
324                 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
325
326         if (val2 != -2)
327                 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
328
329         if (val3 != -3)
330                 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
331
332         if (val4 != -4)
333                 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
334
335         return kszphy_extended_write(phydev, reg, newval);
336 }
337
338 static int ksz9021_config_init(struct phy_device *phydev)
339 {
340         const struct device *dev = &phydev->dev;
341         const struct device_node *of_node = dev->of_node;
342         const struct device *dev_walker;
343
344         /* The Micrel driver has a deprecated option to place phy OF
345          * properties in the MAC node. Walk up the tree of devices to
346          * find a device with an OF node.
347          */
348         dev_walker = &phydev->dev;
349         do {
350                 of_node = dev_walker->of_node;
351                 dev_walker = dev_walker->parent;
352
353         } while (!of_node && dev_walker);
354
355         if (of_node) {
356                 ksz9021_load_values_from_of(phydev, of_node,
357                                     MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
358                                     "txen-skew-ps", "txc-skew-ps",
359                                     "rxdv-skew-ps", "rxc-skew-ps");
360                 ksz9021_load_values_from_of(phydev, of_node,
361                                     MII_KSZPHY_RX_DATA_PAD_SKEW,
362                                     "rxd0-skew-ps", "rxd1-skew-ps",
363                                     "rxd2-skew-ps", "rxd3-skew-ps");
364                 ksz9021_load_values_from_of(phydev, of_node,
365                                     MII_KSZPHY_TX_DATA_PAD_SKEW,
366                                     "txd0-skew-ps", "txd1-skew-ps",
367                                     "txd2-skew-ps", "txd3-skew-ps");
368         }
369         return 0;
370 }
371
372 #define MII_KSZ9031RN_MMD_CTRL_REG      0x0d
373 #define MII_KSZ9031RN_MMD_REGDATA_REG   0x0e
374 #define OP_DATA                         1
375 #define KSZ9031_PS_TO_REG               60
376
377 /* Extended registers */
378 /* MMD Address 0x0 */
379 #define MII_KSZ9031RN_FLP_BURST_TX_LO   3
380 #define MII_KSZ9031RN_FLP_BURST_TX_HI   4
381
382 /* MMD Address 0x2 */
383 #define MII_KSZ9031RN_CONTROL_PAD_SKEW  4
384 #define MII_KSZ9031RN_RX_DATA_PAD_SKEW  5
385 #define MII_KSZ9031RN_TX_DATA_PAD_SKEW  6
386 #define MII_KSZ9031RN_CLK_PAD_SKEW      8
387
388 static int ksz9031_extended_write(struct phy_device *phydev,
389                                   u8 mode, u32 dev_addr, u32 regnum, u16 val)
390 {
391         phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
392         phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
393         phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
394         return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
395 }
396
397 static int ksz9031_extended_read(struct phy_device *phydev,
398                                  u8 mode, u32 dev_addr, u32 regnum)
399 {
400         phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
401         phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
402         phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
403         return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
404 }
405
406 static int ksz9031_of_load_skew_values(struct phy_device *phydev,
407                                        const struct device_node *of_node,
408                                        u16 reg, size_t field_sz,
409                                        const char *field[], u8 numfields)
410 {
411         int val[4] = {-1, -2, -3, -4};
412         int matches = 0;
413         u16 mask;
414         u16 maxval;
415         u16 newval;
416         int i;
417
418         for (i = 0; i < numfields; i++)
419                 if (!of_property_read_u32(of_node, field[i], val + i))
420                         matches++;
421
422         if (!matches)
423                 return 0;
424
425         if (matches < numfields)
426                 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
427         else
428                 newval = 0;
429
430         maxval = (field_sz == 4) ? 0xf : 0x1f;
431         for (i = 0; i < numfields; i++)
432                 if (val[i] != -(i + 1)) {
433                         mask = 0xffff;
434                         mask ^= maxval << (field_sz * i);
435                         newval = (newval & mask) |
436                                 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
437                                         << (field_sz * i));
438                 }
439
440         return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
441 }
442
443 static int ksz9031_center_flp_timing(struct phy_device *phydev)
444 {
445         int result;
446
447         /* Center KSZ9031RNX FLP timing at 16ms. */
448         result = ksz9031_extended_write(phydev, OP_DATA, 0,
449                                         MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
450         result = ksz9031_extended_write(phydev, OP_DATA, 0,
451                                         MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
452
453         if (result)
454                 return result;
455
456         return genphy_restart_aneg(phydev);
457 }
458
459 static int ksz9031_config_init(struct phy_device *phydev)
460 {
461         const struct device *dev = &phydev->dev;
462         const struct device_node *of_node = dev->of_node;
463         static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
464         static const char *rx_data_skews[4] = {
465                 "rxd0-skew-ps", "rxd1-skew-ps",
466                 "rxd2-skew-ps", "rxd3-skew-ps"
467         };
468         static const char *tx_data_skews[4] = {
469                 "txd0-skew-ps", "txd1-skew-ps",
470                 "txd2-skew-ps", "txd3-skew-ps"
471         };
472         static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
473
474         if (!of_node && dev->parent->of_node)
475                 of_node = dev->parent->of_node;
476
477         if (of_node) {
478                 ksz9031_of_load_skew_values(phydev, of_node,
479                                 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
480                                 clk_skews, 2);
481
482                 ksz9031_of_load_skew_values(phydev, of_node,
483                                 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
484                                 control_skews, 2);
485
486                 ksz9031_of_load_skew_values(phydev, of_node,
487                                 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
488                                 rx_data_skews, 4);
489
490                 ksz9031_of_load_skew_values(phydev, of_node,
491                                 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
492                                 tx_data_skews, 4);
493         }
494
495         return ksz9031_center_flp_timing(phydev);
496 }
497
498 #define KSZ8873MLL_GLOBAL_CONTROL_4     0x06
499 #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX      BIT(6)
500 #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED       BIT(4)
501 static int ksz8873mll_read_status(struct phy_device *phydev)
502 {
503         int regval;
504
505         /* dummy read */
506         regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
507
508         regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
509
510         if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
511                 phydev->duplex = DUPLEX_HALF;
512         else
513                 phydev->duplex = DUPLEX_FULL;
514
515         if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
516                 phydev->speed = SPEED_10;
517         else
518                 phydev->speed = SPEED_100;
519
520         phydev->link = 1;
521         phydev->pause = phydev->asym_pause = 0;
522
523         return 0;
524 }
525
526 static int ksz9031_read_status(struct phy_device *phydev)
527 {
528         int err;
529         int regval;
530
531         err = genphy_read_status(phydev);
532         if (err)
533                 return err;
534
535         /* Make sure the PHY is not broken. Read idle error count,
536          * and reset the PHY if it is maxed out.
537          */
538         regval = phy_read(phydev, MII_STAT1000);
539         if ((regval & 0xFF) == 0xFF) {
540                 phy_init_hw(phydev);
541                 phydev->link = 0;
542                 if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
543                         phydev->drv->config_intr(phydev);
544                 return genphy_config_aneg(phydev);
545         }
546
547         return 0;
548 }
549
550 static int ksz8873mll_config_aneg(struct phy_device *phydev)
551 {
552         return 0;
553 }
554
555 /* This routine returns -1 as an indication to the caller that the
556  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
557  * MMD extended PHY registers.
558  */
559 static int
560 ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
561                       int regnum)
562 {
563         return -1;
564 }
565
566 /* This routine does nothing since the Micrel ksz9021 does not support
567  * standard IEEE MMD extended PHY registers.
568  */
569 static void
570 ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
571                       int regnum, u32 val)
572 {
573 }
574
575 static int kszphy_probe(struct phy_device *phydev)
576 {
577         const struct kszphy_type *type = phydev->drv->driver_data;
578         const struct device_node *np = phydev->dev.of_node;
579         struct kszphy_priv *priv;
580         struct clk *clk;
581         int ret;
582
583         priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
584         if (!priv)
585                 return -ENOMEM;
586
587         phydev->priv = priv;
588
589         priv->type = type;
590
591         if (type->led_mode_reg) {
592                 ret = of_property_read_u32(np, "micrel,led-mode",
593                                 &priv->led_mode);
594                 if (ret)
595                         priv->led_mode = -1;
596
597                 if (priv->led_mode > 3) {
598                         dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
599                                         priv->led_mode);
600                         priv->led_mode = -1;
601                 }
602         } else {
603                 priv->led_mode = -1;
604         }
605
606         clk = devm_clk_get(&phydev->dev, "rmii-ref");
607         /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
608         if (!IS_ERR_OR_NULL(clk)) {
609                 unsigned long rate = clk_get_rate(clk);
610                 bool rmii_ref_clk_sel_25_mhz;
611
612                 priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
613                 rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
614                                 "micrel,rmii-reference-clock-select-25-mhz");
615
616                 if (rate > 24500000 && rate < 25500000) {
617                         priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
618                 } else if (rate > 49500000 && rate < 50500000) {
619                         priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
620                 } else {
621                         dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
622                         return -EINVAL;
623                 }
624         }
625
626         /* Support legacy board-file configuration */
627         if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
628                 priv->rmii_ref_clk_sel = true;
629                 priv->rmii_ref_clk_sel_val = true;
630         }
631
632         return 0;
633 }
634
635 static struct phy_driver ksphy_driver[] = {
636 {
637         .phy_id         = PHY_ID_KS8737,
638         .phy_id_mask    = 0x00fffff0,
639         .name           = "Micrel KS8737",
640         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
641         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
642         .driver_data    = &ks8737_type,
643         .config_init    = kszphy_config_init,
644         .config_aneg    = genphy_config_aneg,
645         .read_status    = genphy_read_status,
646         .ack_interrupt  = kszphy_ack_interrupt,
647         .config_intr    = kszphy_config_intr,
648         .suspend        = genphy_suspend,
649         .resume         = genphy_resume,
650         .driver         = { .owner = THIS_MODULE,},
651 }, {
652         .phy_id         = PHY_ID_KSZ8021,
653         .phy_id_mask    = 0x00ffffff,
654         .name           = "Micrel KSZ8021 or KSZ8031",
655         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
656                            SUPPORTED_Asym_Pause),
657         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
658         .driver_data    = &ksz8021_type,
659         .probe          = kszphy_probe,
660         .config_init    = kszphy_config_init,
661         .config_aneg    = genphy_config_aneg,
662         .read_status    = genphy_read_status,
663         .ack_interrupt  = kszphy_ack_interrupt,
664         .config_intr    = kszphy_config_intr,
665         .suspend        = genphy_suspend,
666         .resume         = genphy_resume,
667         .driver         = { .owner = THIS_MODULE,},
668 }, {
669         .phy_id         = PHY_ID_KSZ8031,
670         .phy_id_mask    = 0x00ffffff,
671         .name           = "Micrel KSZ8031",
672         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
673                            SUPPORTED_Asym_Pause),
674         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
675         .driver_data    = &ksz8021_type,
676         .probe          = kszphy_probe,
677         .config_init    = kszphy_config_init,
678         .config_aneg    = genphy_config_aneg,
679         .read_status    = genphy_read_status,
680         .ack_interrupt  = kszphy_ack_interrupt,
681         .config_intr    = kszphy_config_intr,
682         .suspend        = genphy_suspend,
683         .resume         = genphy_resume,
684         .driver         = { .owner = THIS_MODULE,},
685 }, {
686         .phy_id         = PHY_ID_KSZ8041,
687         .phy_id_mask    = 0x00fffff0,
688         .name           = "Micrel KSZ8041",
689         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause
690                                 | SUPPORTED_Asym_Pause),
691         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
692         .driver_data    = &ksz8041_type,
693         .probe          = kszphy_probe,
694         .config_init    = kszphy_config_init,
695         .config_aneg    = genphy_config_aneg,
696         .read_status    = genphy_read_status,
697         .ack_interrupt  = kszphy_ack_interrupt,
698         .config_intr    = kszphy_config_intr,
699         .driver         = { .owner = THIS_MODULE,},
700 }, {
701         .phy_id         = PHY_ID_KSZ8041RNLI,
702         .phy_id_mask    = 0x00fffff0,
703         .name           = "Micrel KSZ8041RNLI",
704         .features       = PHY_BASIC_FEATURES |
705                           SUPPORTED_Pause | SUPPORTED_Asym_Pause,
706         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
707         .driver_data    = &ksz8041_type,
708         .probe          = kszphy_probe,
709         .config_init    = kszphy_config_init,
710         .config_aneg    = genphy_config_aneg,
711         .read_status    = genphy_read_status,
712         .ack_interrupt  = kszphy_ack_interrupt,
713         .config_intr    = kszphy_config_intr,
714         .suspend        = genphy_suspend,
715         .resume         = genphy_resume,
716         .driver         = { .owner = THIS_MODULE,},
717 }, {
718         .phy_id         = PHY_ID_KSZ8051,
719         .phy_id_mask    = 0x00fffff0,
720         .name           = "Micrel KSZ8051",
721         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause
722                                 | SUPPORTED_Asym_Pause),
723         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
724         .driver_data    = &ksz8051_type,
725         .probe          = kszphy_probe,
726         .config_init    = kszphy_config_init,
727         .config_aneg    = genphy_config_aneg,
728         .read_status    = genphy_read_status,
729         .ack_interrupt  = kszphy_ack_interrupt,
730         .config_intr    = kszphy_config_intr,
731         .suspend        = genphy_suspend,
732         .resume         = genphy_resume,
733         .driver         = { .owner = THIS_MODULE,},
734 }, {
735         .phy_id         = PHY_ID_KSZ8001,
736         .name           = "Micrel KSZ8001 or KS8721",
737         .phy_id_mask    = 0x00ffffff,
738         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
739         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
740         .driver_data    = &ksz8041_type,
741         .probe          = kszphy_probe,
742         .config_init    = kszphy_config_init,
743         .config_aneg    = genphy_config_aneg,
744         .read_status    = genphy_read_status,
745         .ack_interrupt  = kszphy_ack_interrupt,
746         .config_intr    = kszphy_config_intr,
747         .suspend        = genphy_suspend,
748         .resume         = genphy_resume,
749         .driver         = { .owner = THIS_MODULE,},
750 }, {
751         .phy_id         = PHY_ID_KSZ8081,
752         .name           = "Micrel KSZ8081 or KSZ8091",
753         .phy_id_mask    = 0x00fffff0,
754         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
755         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
756         .driver_data    = &ksz8081_type,
757         .probe          = kszphy_probe,
758         .config_init    = kszphy_config_init,
759         .config_aneg    = genphy_config_aneg,
760         .read_status    = genphy_read_status,
761         .ack_interrupt  = kszphy_ack_interrupt,
762         .config_intr    = kszphy_config_intr,
763         .suspend        = genphy_suspend,
764         .resume         = genphy_resume,
765         .driver         = { .owner = THIS_MODULE,},
766 }, {
767         .phy_id         = PHY_ID_KSZ8061,
768         .name           = "Micrel KSZ8061",
769         .phy_id_mask    = 0x00fffff0,
770         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
771         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
772         .config_init    = kszphy_config_init,
773         .config_aneg    = genphy_config_aneg,
774         .read_status    = genphy_read_status,
775         .ack_interrupt  = kszphy_ack_interrupt,
776         .config_intr    = kszphy_config_intr,
777         .suspend        = genphy_suspend,
778         .resume         = genphy_resume,
779         .driver         = { .owner = THIS_MODULE,},
780 }, {
781         .phy_id         = PHY_ID_KSZ9021,
782         .phy_id_mask    = 0x000ffffe,
783         .name           = "Micrel KSZ9021 Gigabit PHY",
784         .features       = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
785         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
786         .driver_data    = &ksz9021_type,
787         .config_init    = ksz9021_config_init,
788         .config_aneg    = genphy_config_aneg,
789         .read_status    = genphy_read_status,
790         .ack_interrupt  = kszphy_ack_interrupt,
791         .config_intr    = kszphy_config_intr,
792         .suspend        = genphy_suspend,
793         .resume         = genphy_resume,
794         .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
795         .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
796         .driver         = { .owner = THIS_MODULE, },
797 }, {
798         .phy_id         = PHY_ID_KSZ9031,
799         .phy_id_mask    = 0x00fffff0,
800         .name           = "Micrel KSZ9031 Gigabit PHY",
801         .features       = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
802         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
803         .driver_data    = &ksz9021_type,
804         .config_init    = ksz9031_config_init,
805         .config_aneg    = genphy_config_aneg,
806         .read_status    = ksz9031_read_status,
807         .ack_interrupt  = kszphy_ack_interrupt,
808         .config_intr    = kszphy_config_intr,
809         .suspend        = genphy_suspend,
810         .resume         = genphy_resume,
811         .driver         = { .owner = THIS_MODULE, },
812 }, {
813         .phy_id         = PHY_ID_KSZ8873MLL,
814         .phy_id_mask    = 0x00fffff0,
815         .name           = "Micrel KSZ8873MLL Switch",
816         .features       = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
817         .flags          = PHY_HAS_MAGICANEG,
818         .config_init    = kszphy_config_init,
819         .config_aneg    = ksz8873mll_config_aneg,
820         .read_status    = ksz8873mll_read_status,
821         .suspend        = genphy_suspend,
822         .resume         = genphy_resume,
823         .driver         = { .owner = THIS_MODULE, },
824 }, {
825         .phy_id         = PHY_ID_KSZ886X,
826         .phy_id_mask    = 0x00fffff0,
827         .name           = "Micrel KSZ886X Switch",
828         .features       = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
829         .flags          = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
830         .config_init    = kszphy_config_init,
831         .config_aneg    = genphy_config_aneg,
832         .read_status    = genphy_read_status,
833         .suspend        = genphy_suspend,
834         .resume         = genphy_resume,
835         .driver         = { .owner = THIS_MODULE, },
836 } };
837
838 module_phy_driver(ksphy_driver);
839
840 MODULE_DESCRIPTION("Micrel PHY driver");
841 MODULE_AUTHOR("David J. Choi");
842 MODULE_LICENSE("GPL");
843
844 static struct mdio_device_id __maybe_unused micrel_tbl[] = {
845         { PHY_ID_KSZ9021, 0x000ffffe },
846         { PHY_ID_KSZ9031, 0x00fffff0 },
847         { PHY_ID_KSZ8001, 0x00ffffff },
848         { PHY_ID_KS8737, 0x00fffff0 },
849         { PHY_ID_KSZ8021, 0x00ffffff },
850         { PHY_ID_KSZ8031, 0x00ffffff },
851         { PHY_ID_KSZ8041, 0x00fffff0 },
852         { PHY_ID_KSZ8051, 0x00fffff0 },
853         { PHY_ID_KSZ8061, 0x00fffff0 },
854         { PHY_ID_KSZ8081, 0x00fffff0 },
855         { PHY_ID_KSZ8873MLL, 0x00fffff0 },
856         { PHY_ID_KSZ886X, 0x00fffff0 },
857         { }
858 };
859
860 MODULE_DEVICE_TABLE(mdio, micrel_tbl);